

# Huan Nguyen-Duy

BE - Computer Engineering
Engineer in Automotive industry
Ho Chi Minh City University of Technology and Education,
VietNam

+84-86607~8421 huan 2931@gmail.com  $\text{Github} \mid \text{facebook} \mid \text{linkedin}$ 

# EDUCATION

| Degree/Certificate           | ${\bf Institute/Board}$                       | GPA  | Year | Reference No |
|------------------------------|-----------------------------------------------|------|------|--------------|
| SPK.BE. Computer Engineering | Ho Chi Minh City University of Technology and | 3.22 | 2023 | 2427FD23     |
|                              | $\operatorname{Education}$                    |      |      |              |

#### EXPERIENCE

## • Ban Vien Corporation

June 2022 - Aug 2022

Intern

Ban Vien Tower, 54-56-58 Street 2, Van Phuc Residences, Thu Duc district, HCM

- Project vending machine
  - \*\*Programming: C,C++
  - [1] Supporting application programing interface of RFID module for STM32F1 chip.
  - [2] Supporting application programing interface of UART which is connected STM32F1 by QT framework.

#### • Ban Vien Corporation

Aug 2022 - Apr 2023

Part-time Embedded Engineer

Ban Vien Tower, 54-56-58 Street 2, Van Phuc Residences, Thu Duc district, HCM

- Training SOC project
  - \*\*Programming: C, C++
  - [1] Builder tools: Makefile, poky package (Yocto project)
  - [2] learning embedded Linux that include Linux kernel, Yocto project, Linux application.
  - [3] Building custom image for Raspberry Pi 3 board.
  - [4] Expanding GPIO application with PCF8574 module by using device driver.
- Advanced Driver Assistance Systems hackathon project
  - \*\*Programming: C++
  - [1] Integrating peripheral components into Jetson Nano by using device driver.
  - [2] Integrating module CAN mcp2510 into Jetson nano by using device driver.
  - [3] Integrating module Raspberry camera (imx219) into Jetson nano by using device driver.
  - [4] Responsibility for design role to develop CAN service, this was combine between CAN interface and DBUS service, which were supported by Linux kernel.

## • Ban Vien Corporation

May 2023 - Present

Embedded Engineer

Ban Vien Tower, 54-56-58 Street 2, Van Phuc Residences, Thu Duc district, HCM

- Model base design | QEMU development project
  - \*\*\*Customer: Renesas Design Vietnam Co., Ltd., Ho Chi Minh City.
  - \*\*Bief project: QEMU development project aims the emulation for RCAR chip (development by Renesas Design Vietnam), it creates the emulation fastest platform to reduce the cost and time consumption of the development process. QEMU project was developed by C/Cpp programing and several opensource libraries to emulate RCAR chip series, we implemented all modules in SOC chip (RCAR series) base on hardware specifications which were provided by IC design teams. The ouputs of QEMU project were RCAR chip platform software series that had operations similar to real RCAR chip series (developed by IC design teams). These ouputs can called Virtual-Platform.
  - \*\*Fundamental knowledges: modeling techniques, C/Cpp programing, Makefile.
  - [1] Model RS-CANFD: Investigating hardware specification of RS-CANFD model, preparing environment and Integrating the design of this model to virtual platform. After that, planning to create test cases to verify all operations.
- Model base design | RCAR development project
  - \*\*\*Customer: Renesas Design Vietnam Co., Ltd., Ho Chi Minh City.
  - \*\*Bief project: RCAR development project aims the simulation for RCAR chip (development by Renesas Design Vietnam), it uses mainly systemC framework to simulate accurate operations of RCAR chip base on hardware specifications which were provided by IC design teams. RCAR project objective provide for customer the virtual platform of SOC chip with high accurate.
  - $**Fundamental\ knowledges:\ modeling\ techniques,\ system C\ framework,\ C/Cpp\ programing,\ Makefile.$
- [1] VSP2 model (Video Signal Processor): Investigating hardware specification provided by IC design teams and updating some registers which were changed compare with last specification version.
- [2] SHIP-M-AES submodel (Security Advanced Encryption Standard): Investigating hardware specification provided by IC design teams, Responsibility for design dummys, preparing environment to verify AES moduel. Creating test cases to verify full operation of AES submodel.
- [3] CRAC-SM4B submodel (Security Advanced Encryption Standard of china): Investigating hardware specification provided by IC design teams, Responsibility for design dummys, preparing environment to verify SM4 submodel. Creating test cases to verify full operation of SM4 submodel.

- [4] CRAC-KEYRAM submodel (Memory component): Investigating hardware specification provided by IC design teams, Planning to design KEYRAM model adapt to new version of hardware specification, which include architecture design, unit design, and coding design.
- Model base design | QEMU integration project
- \*\*\*Customer: Renesas Design Vietnam Co., Ltd., Ho Chi Minh City.
- \*\*Bief project: QEMU integration project objective integrates all models of QEMU development project and RCAR development project, this project creates both emulation and simulation for SOC platform. The goal of project is integration all components from RCAR development team and QEMU development team and verifing operations of system by integration test.
- \*\*Fundamental knowledges: modeling techniques, systemC framework, C/Cpp programing, Makefile, CMakeList. [1] Integrating WCRC model: Preparing environment to integrate WCRC model (recived from RCAR development team), Investigating hardware specification, creating test patterns to verity the SOC system.

# Personal Projects

# · VLSI design by Cadence Virtuoso

Jan. 2022 - Aug. 2022 Github | Youtube

Ho Chi Minh City University of Technology and Education

 $-\operatorname{Grade:}\ 10/10$ 

- Fundamental knowledges: VLSI design, digital electronic design.
- Description project:
  - [1] VLSI design for fundamental gates: design VLSI level for Not, AND, NAND, OR, NOR, XOR, and NXOR gates.
  - [2] VLSI design for flip flop: design VLSI level for types of flip flop, analysing timing, delay, voltage gain, and power.
  - [3] VLSI design for fundamental electronic cricuts: design VLSI level for counter, types of shift registers, and adder cricuts. Analysing timming, delay, voltage gain, and power.

• React Weather App Road to Intern Fair Dec. 2023 - Jan. 2024

Github

- Project Work Done 1
- Project Work Done 2

Club Name/Professor Name

• Project Name 3

Oct. 2023 - Jan. 2024

Reports

- Work Done 1
- Work Done 2

#### SKILLS

- **Programming**: Python, C/C++, Java\*
- Category XYZ: Skill A, Skill B, Skill C
- Operating Systems: Windows, Linux\*
- Non Technical: Product Management, Financial Analysis, Consulting

\* Elementary proficiency

# KEY COURSES TAKEN

- Mathematics: Linear Algebra, Basic Calculus, Discrete Maths, Probability & Random Processes
- Product Management: Product Matters 3.0
- Course Category XYZ: Course Name 1, Course Name 2, Course Name 3, Course Name 4

#### Positions of Responsibility

• Associate Manager, XYZ Club, IIT Guwahati

Apr. 2018 - Apr. 2019

- Conducted so and so event for this many audience

## ACHIEVEMENTS

• Bronze Medal, XYZ Challenge, ABC Company, FGH City

2018

 $\bullet \ \mathbf{JEE} \ \mathbf{Advanced} \ \mathbf{2021}, \ \mathbf{Secured} \ \mathbf{AIR} \ \mathbf{XYZ} \ \mathbf{among} \ 0.15 \ \mathbf{million} \ \mathbf{candidates} \ \mathbf{appearing} \ \mathbf{for} \ \mathbf{the} \ \mathbf{test}$ 

2021

• JEE Mains 2021, Secured AIR XYZ among 2.2 million candidates appearing for the test

2021

# EXTRACURRICULARS

- XYZ position, ABC Society
- Student Volunteer, ABC Activity