# TẬP ĐOÀN CÔNG NGHIỀP VIỄN THÔNG-QUÂN ĐỘI VIETTEL

# viettel

# **DESIGN SPECIFICATION**

# **MODEL**

**DMAC** (Direct memory access controller)



Author: Huan Nguyen-Duy Date: 7/31/2024

## **CATALOG**

| 1. OVERVIEW                    | 4  |
|--------------------------------|----|
| 2. DMAC ARCHITECTURE           | 5  |
| 3. Register                    |    |
| 3.1. DMADESADDRi ( 0 - 255)    | 7  |
| 3.2. DMASRCADDRi ( 0 - 255)    |    |
| 3.3. DMADATALENGTHi ( 0 - 255) | 8  |
| 3.4. DMACHENi ( 0 - 31)        |    |
| 3.5. DMAREQi ( 0 - 31)         |    |
| 3.6. DMAACKi ( 0 - 31)         |    |
| 3.7. DMAINTi ( 0 - 31)         |    |
| 4. SEQUENCE DIAGRAM            |    |
| 4.1. Memory to peripheral      |    |
| 4.2. Peripheral to memory      |    |
| 4.3. Peripheral to peripheral  | 14 |
| 4.4. Memory to memory          | 15 |
| 5. FLOW DIAGRAM                |    |
| 5.1. Nb_transport_fw           | 17 |
| 5.2. Nb_transport_bw           |    |
| 5.3. Mth_request_signals       |    |
| 5.4. Thr_priority_process      |    |
| 5.5. Thr DMA run process       |    |
| 5.6. Thr DMA forward process   |    |
|                                |    |

# **FIGURE**

| Figure 1 : DMAC architecture                        | 5  |
|-----------------------------------------------------|----|
| Figure 2: memory to peripheral sequence diagram     |    |
| Figure 3: Peripheral to peripheral sequence diagram |    |
| Figure 4: Peripheral to peripheral sequence diagram | 14 |
| Figure 5: Memory to memory sequence diagram         | 15 |
| Figure 6: nb transport fw flow diagram              | 17 |
| Figure 7: nb transport bw flow diagram              | 18 |

# **TABLE**

Error! No table of figures entries found.

## 1. OVERVIEW

The document illustrates the design specification for DMAC (direct memory access controller). The DMAC contain 256 channels for peripherals, the lower channel will have higher priority compared to others. On the other hand, the user can test operation of DMAC model by using register instead of signal request. In particular, DMAC mainly support 4 features: memory to peripheral, peripheral to peripheral, peripheral to memory, memory to memory.

#### 2. DMAC ARCHITECTURE



Figure 1: DMAC architecture

Figure 1 show DMAC architecture, including 256 DMA channels and register interface, lower channels have higher priority than others. Specially, DMAC registers can be accessed by register interface.

In particular, the priority arbiter will decide the channel that is used by DMA request signals (the channel 0 is the highest priority). After that, the DMA controller process gets the source and destination address from registers, starting DMA operation and returning ACK to peripherals and interrupts to CPU. During DMA operation, other requests will be ignored.

# 3. Register

Overall, DMAC model supports 256 channels DMA register to store source address, destination address, and data length that corresponds with 256 DMA channels. Moreover, it offers 32 channel registers to enable or disable DMA channels.

In test mode operation, DMAC model offers 32 channels registers for DMA request operation, interrupt, and and acknowledge operation.

| Register name                    | Base address     |
|----------------------------------|------------------|
| DMADESADD(i) (i = [0,255])       | 0x00 + 0x04*(i)  |
| DMASRCADD(i) (i = [0,255])       | 0x400 + 0x04*(i) |
| DMADATALENGTH(i) $(i = [0,255])$ | 0x800 + 0x04*(i) |
| DMAREQ(i) $(i = [0,31])$         | 0xC00 + 0x04*(i) |
| DMAACK(i) (i = [0,31])           | 0xC20 + 0x04*(i) |
| DMAINT(i) $(i = [0,31])$         | 0xC40 + 0x04*(i) |
| DMACHEN(i) $(i = [0,31])$        | 0xC60 + 0x04*(i) |

# 3.1. DMADESADDRi ( 0 - 255)

| 31 | 24      | 16 |
|----|---------|----|
|    | DESADDR |    |
|    | DESADDR |    |
| 14 | 8       | 0  |

The DMADESADDR register contain 256 channels corresponding with 256 DMA channels

| Bit name | Range  | Permission | Description                    |  |  |  |
|----------|--------|------------|--------------------------------|--|--|--|
| DESADDR  | [0,31] | R/W        | Containing destination address |  |  |  |
|          |        |            | information                    |  |  |  |

# 3.2. DMASRCADDRi ( 0 - 255)



The DMASRCADDR register contain 256 channels corresponding with 256 DMA channels

| Bit name | Range  | Permission | Description                           |
|----------|--------|------------|---------------------------------------|
| SRCADDR  | [0,31] | R/W        | Containing source address information |

## **3.3. DMADATALENGTHi (0 - 255)**

| 31 | 24         | 16 |
|----|------------|----|
|    | DATALENGTH |    |
|    | DATALENGTH |    |
| 14 | 8          | 0  |

The DMASRCADDR register contain 256 channels corresponding with 256 DMA channels

| Bit name   | Range  | Permission | Description            |
|------------|--------|------------|------------------------|
| DATALENGTH | [0,31] | R/W        | Containing data length |
|            |        |            | information            |

# 3.4. DMACHENi (0-31)

| 31         |            |            |            |            |            |            | 24         |            |            |            |            |            |            |            | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| En<br>31*i | En<br>30*i | En<br>29*i | En<br>28*i | En<br>27*i | En<br>26*i | En<br>25*i | En<br>24*i | En<br>23*i | En<br>22*i | En<br>21*i | En<br>20*i | En<br>19*i | En<br>18*i | En<br>17*i | En<br>16*i |
| 31.1       | 30.1       | 29.1       | 26.1       | 27.1       | 20.1       | 23.1       | 24.1       | 23.1       | 22.1       | 21.1       | 20.1       | 19.1       | 10.1       | 1/'1       | 10.1       |
|            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |
| En         |
| 15*i       | 14*i       | 13*i       | 12*i       | 11*i       | 10*i       | 9*i        | 8*i        | 7*i        | 6*i        | 5*i        | 4*i        | 3*i        | 2*i        | 1*i        | 0*i        |
|            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |
| 14         |            |            |            |            |            |            | 8          |            |            |            |            |            |            |            | 0          |

The DMACHEN register contain 32 channels corresponding with 256 DMA channels. The channel will be enable if the corresponding En bit is high.

| Bit name     | Range | Permission | Description                 |
|--------------|-------|------------|-----------------------------|
| En n*I       | [n,n] | R/W        | Enable or disable the       |
| (n = [0,31], |       |            | corresponding DMA channels. |
| I = [0,31])  |       |            |                             |
|              |       |            | 0x01: Enable DMA operation  |
|              |       |            | 0x00: Disable DMA operation |

## 3.5. DMAREQi ( 0 - 31)

|   | 31          |             |             |             |             |             |             | 24          |             |             |             |             |             |             |             | 16          |
|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
|   | Req<br>31*i | Req<br>30*i | Req<br>29*i | Req<br>28*i | Req<br>27*i | Req<br>26*i | Req<br>25*i | Req<br>24*i | Req<br>23*i | Req<br>22*i | Req<br>21*i | Req<br>20*i | Req<br>19*i | Req<br>18*i | Req<br>17*i | Req<br>16*i |
|   | 31 1        | 30.1        | 29.1        | 20.1        | 2/1         | 20.1        | 23.1        | Z4'1        | 23.1        | 22.1        | 21'1        | 20.1        | 19.1        | 10.1        | 1/'1        | 10.1        |
|   | Req         | Req         | Dag         | Req         | Pag         | Req         | Dag         | Dag         | Req         | Dag         | Dog         | Req         | Req         | Dag         | Req         | Pag         |
|   | 15*i        | 14*i        | Req<br>13*i | 12*i        | Req<br>11*i | 10*i        | Req<br>9*i  | Req<br>8*i  | 7*i         | Req<br>6*i  | Req<br>5*i  | 4*i         | 3*i         | Req<br>2*i  | 1*i         | Req<br>0*i  |
|   |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |
| _ | 14          |             |             | <u>I</u>    | <u> </u>    |             | <u> </u>    | 8           |             |             |             |             |             |             |             | 0           |

The DMACREQ register contain 32 channels corresponding with 256 DMA channels. The channel will be triggered DMA operation if the corresponding Req bit is high.

| Bit name                 | Range | Permission | Description                                                 |
|--------------------------|-------|------------|-------------------------------------------------------------|
| Ack $n*I$ $(n = [0,31],$ | [n,n] | R/W        | Trigger or disable DMA operation of the corresponding       |
| I = [0,31]               |       |            | DMA channels.                                               |
|                          |       |            | 0x01: Trigger DMA operation 0x00: Not trigger DMA operation |

# 3.6. DMAACKi (0 - 31)

| 31          |             |             |             |             |             |             | 24          |             |             |             |             |             |             |             | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Ack<br>31*i | Ack<br>30*i | Ack<br>29*i | Ack<br>28*i | Ack<br>27*i | Ack<br>26*i | Ack<br>25*i | Ack<br>24*i | Ack<br>23*i | Ack<br>22*i | Ack<br>21*i | Ack<br>20*i | Ack<br>19*i | Ack<br>18*i | Ack<br>17*i | Ack<br>16*i |
|             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |
| Ack<br>15*i | Ack<br>14*i | Ack<br>13*i | Ack<br>12*i | Ack<br>11*i | Ack<br>10*i | Ack<br>9*i  | Ack<br>8*i  | Ack<br>7*i  | Ack<br>6*i  | Ack<br>5*i  | Ack<br>4*i  | Ack<br>3*i  | Ack<br>2*i  | Ack<br>1*i  | Ack<br>0*i  |
| 13.1        | 14.1        | 13.1        | 12.1        | 11.1        | 10.1        | 9.1         | 0.1         | / 1         | 0.1         | 3.1         | 4.1         | 3.1         | 2.1         | 1.1         | 0.1         |
| 1.4         |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |
| 14          |             |             |             |             |             |             | 8           |             |             |             |             |             |             |             | 0           |

The DMACACK register contain 32 channels corresponding with 256 DMA channels. It is used to store the state of DMA operation.

| Bit name     | Range | Permission | Description                     |
|--------------|-------|------------|---------------------------------|
| Ack n*I      | [n,n] | R/W        | Using to store the state of DMA |
| (n = [0,31], |       |            | operation                       |
| I = [0,31])  |       |            |                                 |
|              |       |            | 0x01: DMA operation is done.    |
|              |       |            | 0x00: DMA operation is not      |
|              |       |            | done.                           |

# 3.7. **DMAINTi** (0 - 31)

| 31   |      |      |      |      |      |      | 24   |      |      |      |      |      |      |      | 16   |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Int  |
| 31*i | 30*i | 29*i | 28*i | 27*i | 26*i | 25*i | 24*i | 23*i | 22*i | 21*i | 20*i | 19*i | 18*i | 17*i | 16*i |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| Int  |
| 15*i | 14*i | 13*i | 12*i | 11*i | 10*i | 9*i  | 8*i  | 7*i  | 6*i  | 5*i  | 4*i  | 3*i  | 2*i  | 1*i  | 0*i  |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 14   |      |      |      |      |      |      | 8    |      |      |      |      |      |      |      | 0    |

The DMACINT register contain 32 channels corresponding with 256 DMA channels. It is used to store the state of interrupt that corresponds with each channel.

| Bit name                               | Range | Permission | Description                                                              |  |  |  |  |
|----------------------------------------|-------|------------|--------------------------------------------------------------------------|--|--|--|--|
| Int n*I<br>(n = [0,31],<br>I = [0,31]) | [n,n] | R/W        | Using to store the state of interrupt that corresponds with each channel |  |  |  |  |
|                                        |       |            | 0x01: Interrupt is high 0x00: Interrupt is low                           |  |  |  |  |

# 4. SEQUENCE DIAGRAM

The DMAC mainly supports 4 features, including transferring data from memory to peripheral, memory to memory, peripheral to peripheral, and peripheral to memory. All operations is processed by a initiator socket that have role as master in bus MMIO.

## 4.1. Memory to peripheral



Figure 2: memory to peripheral sequence diagram

Before DMAC operation, registers are configured by CPU. The source address is the address of memory, and the destination address is the address of peripheral. When request signal is triggered by peripheral, the DMA operation is process and return ACK signal to peripheral when it done.

## 4.2. Peripheral to memory



Figure 3: Peripheral to peripheral sequence diagram

Before DMAC operation, registers are configured by CPU. The source address is the address of peripheral, and the destination address is the address of memory. When request signal is triggered by memory, the DMA operation is process and return ACK signal to memory when it done.

## 4.3. Peripheral to peripheral



Figure 4: Peripheral to peripheral sequence diagram

Before DMAC operation, registers are configured by CPU. The source address is the address of peripheral, and the destination address is the address of peripheral. When request signal is triggered by peripheral, the DMA operation is process and return ACK signal to peripheral when it done.

## 4.4. Memory to memory



Figure 5: Memory to memory sequence diagram

Before DMAC operation, registers are configured by CPU. The source address is the address of memory , and the destination address is the address of memory . When request signal is triggered by memory , the DMA operation is process and return ACK signal to memory when it done.

# **5. FLOW DIAGRAM**

In this section, the document mainly explains detail about flow diagrams of each function that demonstrates for DMAC operation. The flow diagrams illustrate for operations of each function, thread, and method. Note that the document just provide flow diagram for main functions that have important roles in DMA operation.

## 5.1. Nb\_transport\_fw



Figure 6: nb\_transport\_fw flow diagram

The nb\_transport\_fw function is called by target socket as callback function. When target socket receives data from bus, the operation of nb\_transport\_fw is decoding address and copying the data into the corresponding register.

## 5.2. Nb\_transport\_bw



Figure 7: nb\_transport\_bw flow diagram

The nb\_transport\_bw is called by initiator socket as callback function, when the data is return from the source, it changes the address to destination address and triggers forwarding transaction operation.

## 5.3. Mth\_request\_signals



Figure 8: mth\_request\_signals flow diagram

The mth\_request\_signals operates as SC\_METHOD, when any DMA\_req signals is triggered, it will be called. In the end, it will trigger DMA request to handle priority operation.

## 5.4. Thr\_priority\_process



Figure 9: thr priority process flow diagram

The thr\_priority\_process operates as SC\_THREAD, it waits DMA request event and synchronizes with clock cycle. In this state, DMA will check all DMA\_req ports and push available triggered port id into a queue. The DMA run operation will be called by triggering DMA\_run event.

## 5.5. Thr\_DMA\_run\_process



Figure 10: thr\_DMA\_run\_process flow diagram

The thr\_DMA\_run\_process operates as SC\_THREAD, it waits DMA run event. In this process, DMA prepares transaction and sends it through initiator socket.

## 5.6. Thr\_DMA\_forward\_process



Figure 11: thr DMA forward process flow diagram

The thr\_DMA\_forward\_process operates as SC\_THREAD, it will be triggered by e\_DMA\_forward event. In this process, DMAC will change the forward state to BEGIN\_REQ, it occur when the reading data from source was complete.