# SoCPlatform v1.0

Generated by Doxygen 1.11.0

| 1 Hierarchical Index                         | 1  |
|----------------------------------------------|----|
| 1.1 Class Hierarchy                          | 1  |
| 2 Class Index                                | 3  |
| 2.1 Class List                               | 3  |
| 3 File Index                                 | 5  |
| 3.1 File List                                | 5  |
| 4 Class Documentation                        | 7  |
| 4.1 BUS< BUSWIDTH, DATA_WIDTH >              | 7  |
| 4.1.1 Constructor & Destructor Documentation | 8  |
| 4.1.1.1 BUS()                                | 8  |
| 4.1.1.2 ∼BUS()                               | 9  |
| 4.1.2 Member Function Documentation          | 9  |
| 4.1.2.1 copy_tlm_generic_payload()           | 9  |
| 4.1.2.2 foward_transaction_process()         | 9  |
| 4.1.2.3 mapping_target_sockets()             | 9  |
| 4.1.2.4 mth_reset()                          | 10 |
| 4.1.2.5 nb_transport_bw()                    | 10 |
| 4.1.2.6 nb_transport_fw()                    | 11 |
| 4.1.2.7 TS_handle_begin_req()                | 11 |
| 4.1.3 Member Data Documentation              | 12 |
| 4.1.3.1 address_mapping                      | 12 |
| 4.1.3.2 current_trans                        | 12 |
|                                              | 12 |
| 4.1.3.4 initiator sockets                    | 12 |
| 4.1.3.5 m_bind_id                            | 12 |
|                                              | 12 |
|                                              | 13 |
| 4.1.3.8 m_cur_socket                         | 13 |
|                                              | 13 |
|                                              | 13 |
|                                              | 13 |
|                                              | 13 |
|                                              | 14 |
|                                              | 14 |
|                                              | 14 |
|                                              | 14 |
|                                              | 14 |
|                                              | 14 |
|                                              | 15 |
| 4.3.1 Constructor & Destructor Documentation | 16 |

| 4.3.1.1 DMAC()                               | <br>16 |
|----------------------------------------------|--------|
| 4.3.1.2 ∼DMAC()                              | <br>16 |
| 4.3.2 Member Function Documentation          | <br>17 |
| 4.3.2.1 cb_DMAREQ()                          | <br>17 |
| 4.3.2.2 copy_tlm_generic_payload()           | <br>17 |
| 4.3.2.3 init_registers()                     | <br>17 |
| 4.3.2.4 mth_request_signals()                | <br>18 |
| 4.3.2.5 mth_reset()                          | <br>18 |
| 4.3.2.6 nb_transport_bw()                    | <br>18 |
| 4.3.2.7 nb_transport_fw()                    | <br>19 |
| 4.3.2.8 thr_DMA_forward_process()            | <br>20 |
| 4.3.2.9 thr_DMA_run_process()                | <br>20 |
| 4.3.2.10 thr_priority_process()              | <br>20 |
| 4.3.3 Member Data Documentation              | <br>20 |
| 4.3.3.1 clk                                  | <br>20 |
| 4.3.3.2 current_trans                        | <br>21 |
| 4.3.3.3 DMA_ack                              | <br>21 |
| 4.3.3.4 DMA_int                              | <br>21 |
| 4.3.3.5 DMA_req                              | <br>21 |
| 4.3.3.6 e_DMA_forward                        | <br>21 |
| 4.3.3.7 e_DMA_request                        | <br>21 |
| 4.3.3.8 e_DMA_run                            | <br>22 |
| 4.3.3.9 e_DMA_run_done                       | <br>22 |
| 4.3.3.10 initiator_socket                    | <br>22 |
| 4.3.3.11 m_cur_reg_ch                        | <br>22 |
| 4.3.3.12 m_cur_reg_name                      | <br>22 |
| 4.3.3.13 m_current_ch                        | <br>22 |
| 4.3.3.14 m_message                           | <br>23 |
| 4.3.3.15 m_name                              | <br>23 |
| 4.3.3.16 m_running                           | <br>23 |
| 4.3.3.17 m_testmode                          | <br>23 |
| 4.3.3.18 port_req_ids                        | <br>23 |
| 4.3.3.19 regs                                | <br>23 |
| 4.3.3.20 rst                                 | <br>24 |
| 4.3.3.21 target_socket                       | <br>24 |
| 4.4 DummyMaster < BUSWIDTH >                 | <br>24 |
| 4.4.1 Constructor & Destructor Documentation |        |
| 4.4.1.1 DummyMaster()                        | <br>25 |
| 4.4.2 Member Function Documentation          |        |
| 4.4.2.1 get_received_32bit_data()            |        |
| 4.4.2.2 get_received_data()                  |        |
| 4.4.2.3 nb_transport_bw()                    |        |
| - · - ·                                      | _      |

| 4.4.2.4 reset_process()                      | 27 |
|----------------------------------------------|----|
| 4.4.2.5 resetsystem()                        | 27 |
| 4.4.2.6 Sentcustomtransaction()              | 27 |
| 4.4.2.7 SentTransaction()                    | 27 |
| 4.4.3 Member Data Documentation              | 28 |
| 4.4.3.1 clk                                  | 28 |
| 4.4.3.2 e_reset                              | 28 |
| 4.4.3.3 initiator_socket                     | 28 |
| 4.4.3.4 m_message                            | 28 |
| 4.4.3.5 m_name                               | 28 |
| 4.4.3.6 rst                                  | 29 |
| 4.4.3.7 tempdata                             | 29 |
| 4.5 DummyMaster< BUSWIDTH >::localdata       | 29 |
| 4.5.1 Member Data Documentation              | 29 |
| 4.5.1.1 m_data                               | 29 |
| 4.5.1.2 m_length                             | 29 |
| 4.6 DummySlave < BUSWIDTH >                  | 30 |
| 4.6.1 Constructor & Destructor Documentation | 31 |
| 4.6.1.1 DummySlave()                         | 31 |
| 4.6.2 Member Function Documentation          | 32 |
| 4.6.2.1 add_input_port()                     | 32 |
| 4.6.2.2 add_output_port()                    | 32 |
| 4.6.2.3 cb_DUMMYRESULT()                     | 32 |
| 4.6.2.4 enable_monitor_clock()               | 33 |
| 4.6.2.5 end_of_elaboration()                 | 33 |
| 4.6.2.6 init_registers()                     | 33 |
| 4.6.2.7 monitor_inputs()                     | 34 |
| 4.6.2.8 monitor_ports()                      | 34 |
| 4.6.2.9 mth_reset()                          | 34 |
| 4.6.2.10 mth_synchronize_cycles()            | 34 |
| 4.6.2.11 nb_transport_fw()                   | 35 |
| 4.6.2.12 read_input_ports()                  | 35 |
| 4.6.2.13 set_output_ports()                  | 35 |
| 4.6.2.14 thr_triggered_port_process()        | 36 |
| 4.6.2.15 trigger_output_ports()              | 36 |
| 4.6.3 Member Data Documentation              | 36 |
| 4.6.3.1 clk                                  | 36 |
| 4.6.3.2 e_triggerd_port                      | 37 |
| 4.6.3.3 input_ports                          | 37 |
| 4.6.3.4 input_val_ports                      | 37 |
| 4.6.3.5 m_clkmonitor                         | 37 |
| 4.6.3.6 m_cur_is_pos                         | 37 |

| 4.             | .6.3.7 m_cur_port_name              | . 37 |
|----------------|-------------------------------------|------|
| 4.             | .6.3.8 m_cur_triggered_val          | . 38 |
| 4.             | .6.3.9 m_message                    | . 38 |
| 4.             | .6.3.10 m_name                      | . 38 |
| 4.             | .6.3.11 m_portmonitor               | . 38 |
| 4.             | .6.3.12 output_ports                | . 38 |
| 4.             | .6.3.13 output_val_ports            | . 38 |
| 4.             | .6.3.14 regs                        | . 39 |
| 4.             | .6.3.15 rst                         | . 39 |
| 4.             | .6.3.16 target_socket               | . 39 |
| 4.7 RAM< BUS   | SWIDTH >                            | . 39 |
| 4.7.1 Con      | structor & Destructor Documentation | . 40 |
| 4.             | .7.1.1 RAM()                        | . 40 |
| 4.             | .7.1.2 ∼RAM()                       | . 40 |
| 4.7.2 Men      | nber Function Documentation         | . 40 |
| 4.             | .7.2.1 dump_memory()                | . 40 |
| 4.             | .7.2.2 get_name()                   | . 41 |
| 4.             | .7.2.3 nb_transport_fw()            | . 41 |
| 4.7.3 Men      | nber Data Documentation             | . 42 |
| 4.             | .7.3.1 data                         | . 42 |
| 4.             | .7.3.2 m_message                    | . 42 |
| 4.             | .7.3.3 m_name                       | . 42 |
| 4.             | .7.3.4 size                         | . 42 |
| 4.             | .7.3.5 socket                       | . 42 |
| 4.8 Register . |                                     | . 42 |
| 4.8.1 Men      | nber Typedef Documentation          | . 43 |
| 4.             | .8.1.1 Callback                     | . 43 |
| 4.8.2 Con      | structor & Destructor Documentation | . 44 |
| 4.             | .8.2.1 Register() [1/2]             | . 44 |
| 4.             | .8.2.2 Register() [2/2]             | . 44 |
| 4.             | .8.2.3 ~Register()                  | . 44 |
| 4.8.3 Men      | nber Function Documentation         | . 44 |
| 4.             | .8.3.1 get_address()                | . 44 |
| 4.             | .8.3.2 get_name()                   | . 45 |
| 4.             | .8.3.3 get_value()                  | . 45 |
| 4.             | .8.3.4 operator=()                  | . 45 |
| 4.             | .8.3.5 reset()                      | . 45 |
| 4.             | .8.3.6 set_callback()               | . 45 |
| 4.             | .8.3.7 set_readonly_value()         | . 45 |
| 4.             | .8.3.8 set_value()                  | . 46 |
| 4.8.4 Men      | nber Data Documentation             | . 46 |
| 1              | 8.4.1 address                       | 46   |

| 4.8.4.2 callback                              | 46 |
|-----------------------------------------------|----|
| 4.8.4.3 ch                                    | 46 |
| 4.8.4.4 init_val                              | 46 |
| 4.8.4.5 mask                                  | 47 |
| 4.8.4.6 name                                  | 47 |
| 4.8.4.7 permission                            | 47 |
| 4.8.4.8 value                                 | 47 |
| 4.9 RegisterInterface                         | 47 |
| 4.9.1 Member Function Documentation           | 48 |
| 4.9.1.1 add_register()                        | 48 |
| 4.9.1.2 dump_registers()                      | 48 |
| <b>4.9.1.3</b> operator[]() [1/2]             | 48 |
| 4.9.1.4 operator[]() [2/2]                    | 49 |
| 4.9.1.5 reset_regs()                          | 49 |
| 4.9.1.6 set_register_callback()               | 49 |
| 4.9.1.7 update_register()                     | 49 |
| 4.9.2 Member Data Documentation               | 50 |
| 4.9.2.1 registers                             | 50 |
| 4.10 Target < BUSWIDTH >                      | 50 |
| 4.10.1 Constructor & Destructor Documentation | 51 |
| 4.10.1.1 Target()                             | 51 |
| 4.10.2 Member Function Documentation          | 51 |
| 4.10.2.1 nb_transport_fw()                    | 51 |
| 4.10.3 Member Data Documentation              | 52 |
| 4.10.3.1 m_name                               | 52 |
| 4.10.3.2 target_socket                        | 52 |
| 5 File Documentation                          | 53 |
| 5.1 common/bus.h File Reference               | 53 |
| 5.1.1 Typedef Documentation                   | 53 |
| 5.1.1.1 sc_clk_in                             | 53 |
| 5.1.2 Enumeration Type Documentation          | 54 |
| 5.1.2.1 BUS_TYPE                              | 54 |
| 5.1.2.2 DATAWIDTH                             | 55 |
| 5.2 common/DMAC.h File Reference              | 55 |
| 5.2.1 Macro Definition Documentation          | 56 |
| 5.2.1.1 DMA_MAX_CH                            | 56 |
| 5.2.1.2 DMAACK                                | 56 |
| 5.2.1.3 DMACHEN                               | 56 |
| 5.2.1.4 DMADATALENGTH                         | 56 |
| 5.2.1.5 DMADESADDR                            | 56 |
|                                               | 50 |

| 5.2.1.7 DMAREQ                          | 57 |
|-----------------------------------------|----|
| 5.2.1.8 DMASRCADDR                      | 57 |
| 5.3 common/DummyMaster.h File Reference | 57 |
| 5.4 common/DummySlave.h File Reference  | 57 |
| 5.4.1 Macro Definition Documentation    | 58 |
| 5.4.1.1 DUMMYRESULT                     | 58 |
| 5.5 common/Inverter.h File Reference    | 58 |
| 5.5.1 Function Documentation            | 58 |
| 5.5.1.1 SC_MODULE()                     | 58 |
| 5.6 common/memory.h File Reference      | 58 |
| 5.7 common/Registerif.h File Reference  | 59 |
| 5.7.1 Enumeration Type Documentation    | 59 |
| 5.7.1.1 REGPERMISSION                   | 59 |
| 5.8 common/target.h File Reference      | 59 |
| Index                                   | 61 |

## **Chapter 1**

## **Hierarchical Index**

## 1.1 Class Hierarchy

This inheritance list is sorted roughly, but not completely, alphabetically:

| JS< BUSWIDTH, DATA_WIDTH >::address | 14 |
|-------------------------------------|----|
| ummyMaster< BUSWIDTH >::localdata   | 29 |
| egister                             | 12 |
| egisterInterface                    | 17 |
| _module                             |    |
| BUS < BUSWIDTH, DATA_WIDTH >        | 7  |
| DMAC< BUSWIDTH >                    | 15 |
| DummyMaster< BUSWIDTH >             | 24 |
| DummySlave < BUSWIDTH >             | 30 |
| RAM< BUSWIDTH >                     | 39 |
| Target < BUSWIDTH >                 | 50 |

2 Hierarchical Index

## **Chapter 2**

## **Class Index**

## 2.1 Class List

Here are the classes, structs, unions and interfaces with brief descriptions:

| S< BUSWIDTH, DATA_WIDTH >          | 7  |
|------------------------------------|----|
| S< BUSWIDTH, DATA_WIDTH >::address | 14 |
| AC< BUSWIDTH >                     | 15 |
| mmyMaster < BUSWIDTH >             | 24 |
| mmyMaster< BUSWIDTH >::localdata   | 29 |
| mmySlave< BUSWIDTH >               | 30 |
| M< BUSWIDTH >                      | 39 |
| gister                             | 42 |
| gisterInterface                    | 47 |
| get< BUSWIDTH >                    | 50 |

4 Class Index

## **Chapter 3**

## **File Index**

## 3.1 File List

Here is a list of all files with brief descriptions:

| common/ bus.h       |        |  | <br> |  |  | <br> |  |  |  |  |  |  | <br> |  |  | <br> |  |  |  | 53 |
|---------------------|--------|--|------|--|--|------|--|--|--|--|--|--|------|--|--|------|--|--|--|----|
| common/ DMAC.h      |        |  | <br> |  |  | <br> |  |  |  |  |  |  | <br> |  |  | <br> |  |  |  | 55 |
| common/ DummyMa     | ster.h |  | <br> |  |  | <br> |  |  |  |  |  |  | <br> |  |  |      |  |  |  | 57 |
| common/ DummySla    | ave.h  |  | <br> |  |  | <br> |  |  |  |  |  |  | <br> |  |  | <br> |  |  |  | 57 |
| common/ Inverter.h  |        |  | <br> |  |  | <br> |  |  |  |  |  |  | <br> |  |  | <br> |  |  |  | 58 |
| common/ memory.h    |        |  | <br> |  |  | <br> |  |  |  |  |  |  | <br> |  |  | <br> |  |  |  | 58 |
| common/ Registerif. |        |  |      |  |  |      |  |  |  |  |  |  |      |  |  |      |  |  |  |    |
| common/ target.h .  |        |  | <br> |  |  | <br> |  |  |  |  |  |  | <br> |  |  | <br> |  |  |  | 59 |

6 File Index

## **Chapter 4**

## **Class Documentation**

## 4.1 BUS< BUSWIDTH, DATA\_WIDTH >

#include "bus.h"

Inheritance diagram for BUS < BUSWIDTH, DATA\_WIDTH >:



#### Classes

• struct address

## **Public Member Functions**

- BUS (sc\_core::sc\_module\_name name, bool message=false)
   BUS (p. 7) constructor.
- $\sim$ BUS ()
- tlm\_utils::multi\_passthrough\_initiator\_socket
   BUS, BUSWIDTH > & mapping\_target\_sockets (unsigned int\_addr, unsigned int\_size)

mapping\_target\_sockets Implement the registration socket address range for target socket

## **Public Attributes**

- sc\_clk\_in m\_clk
- $sc\_core::sc\_in < bool > m\_rst$
- tlm utils::multi passthrough target socket< BUS, BUSWIDTH > target sockets

#### **Private Member Functions**

void copy\_tlm\_generic\_payload (tlm::tlm\_generic\_payload &des, tlm::tlm\_generic\_payload &src)
 copy\_tlm\_generic\_payload Impelmentation the copy operation from source TLM generic payload to destination TLM generic payload

• void foward transaction process ()

foward\_transaction\_process Implementation the thread to synchronize with clock cycles and forward the transaction to slave through the corresponding initiator

• void mth reset ()

mth\_reset Impelmentation of the method when reset is active

nb\_transport\_bw Implements the non-blocking backward transport interface for the nitiator.

• tlm::tlm\_sync\_enum **nb\_transport\_fw** (int id, tlm::tlm\_generic\_payload &trans, tlm::tlm\_phase &phase, sc
core::sc time &delay)

nb\_transport\_fw Implements the non-blocking forward transport interface for the target.

void TS\_handle\_begin\_req (int id, tlm::tlm\_generic\_payload &trans, sc\_core::sc\_time &delay)

TS\_handle\_begin\_req Implementation for decoding address from transaction payload and selecting the suitable initiator socket with the corresponding id.

#### **Private Attributes**

- std::vector< address > address\_mapping
- tlm::tlm\_generic\_payload current\_trans
- sc\_core::sc\_event e\_forward\_tran
- tlm\_utils::multi\_passthrough\_initiator\_socket< BUS, BUSWIDTH > initiator\_sockets
- unsigned int m\_bind\_id
- bool m bus lock
- unsigned int m\_cur\_socket
- unsigned int m\_current\_ts\_id
- bool m\_message
- std::string m name

#### 4.1.1 Constructor & Destructor Documentation

#### 4.1.1.1 BUS()

#### **BUS** (p. 7) constructor.

## **Parameters**

| name    | Reference to sc_module name |
|---------|-----------------------------|
| message | To enable message log       |

References BUS< BUSWIDTH, DATA\_WIDTH >::e\_forward\_tran, BUS< BUSWIDTH, DATA\_WIDTH >::foward\_transaction\_process(), BUS< BUSWIDTH, DATA\_WIDTH >::initiator\_sockets, BUS< BUSWIDTH, DATA\_WIDTH >::mth\_reset(), BUS< BUSWIDTH, DATA\_WIDTH >::mb\_transport\_bw(), BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_fw(), and BUS< BUSWIDTH, DATA\_WIDTH >::target\_sockets.

#### 4.1.1.2 ∼BUS()

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT> \sim BUS () [inline]
```

#### 4.1.2 Member Function Documentation

#### 4.1.2.1 copy\_tlm\_generic\_payload()

copy\_tlm\_generic\_payload Impelmentation the copy operation from source TLM generic payload to destination TLM generic payload

#### **Parameters**

| des | Reference to destination TLM generic payload |
|-----|----------------------------------------------|
| src | Reference to source TLM generic payload      |

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::TS\_handle\_begin\_req().

## 4.1.2.2 foward\_transaction\_process()

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
void foward_transaction_process () [inline], [private]
```

foward\_transaction\_process Implementation the thread to synchronize with clock cycles and forward the transaction to slave through the corresponding initiator

References BUS< BUSWIDTH, DATA\_WIDTH >::address\_mapping, BUS< BUSWIDTH, DATA\_WIDTH > ::current\_trans, BUS< BUSWIDTH, DATA\_WIDTH > ::e\_forward\_tran, BUS< BUSWIDTH, DATA\_WIDTH > ::initiator\_sockets, BUS< BUSWIDTH, DATA\_WIDTH > ::m\_clk, BUS< BUSWIDTH, DATA\_WIDTH > ::m\_ cur\_socket, BUS< BUSWIDTH, DATA\_WIDTH > ::m\_message, and BUS< BUSWIDTH, DATA\_WIDTH > ::m\_name.

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS().

#### 4.1.2.3 mapping\_target\_sockets()

mapping\_target\_sockets Implement the registration socket address range for target socket

## **Parameters**

| _id The id number of target socket in bus memory mapping I/O |       | The id number of target socket in bus memory mapping I/O                         |
|--------------------------------------------------------------|-------|----------------------------------------------------------------------------------|
|                                                              | _addr | The base address of target socket that is registered into bus memory mapping I/O |
|                                                              | _size | the range of address space                                                       |

#### Returns

tlm\_utils::simple\_initiator\_socket is the initiator socket with id registration used to bind with the corresponding target socket

References BUS< BUSWIDTH, DATA\_WIDTH >::address\_mapping, BUS< BUSWIDTH, DATA\_WIDTH >::initiator\_sockets, and BUS< BUSWIDTH, DATA\_WIDTH >::m\_bind\_id.

## 4.1.2.4 mth\_reset()

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
void mth_reset () [inline], [private]
```

mth\_reset Impelmentation of the method when reset is active

References BUS< BUSWIDTH, DATA\_WIDTH >::current\_trans, BUS< BUSWIDTH, DATA\_WIDTH >::e\_  $\leftarrow$  forward\_tran, BUS< BUSWIDTH, DATA\_WIDTH >::m\_bus\_lock, BUS< BUSWIDTH, DATA\_WIDTH >::m\_ $\leftarrow$  cur\_socket, and BUS< BUSWIDTH, DATA\_WIDTH >::m\_rst.

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS().

#### 4.1.2.5 nb\_transport\_bw()

nb transport bw Implements the non-blocking backward transport interface for the nitiator.

#### **Parameters**

| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
|-------|----------------------------------------------------------------------------------------------------------------------|
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

#### Returns

tlm::tlm sync enum Enumeration indicating the synchronization state of the transaction:

- TLM ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM\_UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM\_COMPLETED: Transaction is completed immediately, and no further phases will occur.

References BUS< BUSWIDTH, DATA\_WIDTH >::m\_bus\_lock, BUS< BUSWIDTH, DATA\_WIDTH >::m\_cured\_socket, BUS< BUSWIDTH, DATA\_WIDTH >::m\_current\_ts\_id, BUS< BUSWIDTH, DATA\_WIDTH >::m\_eether = BUS< BUSWIDTH, DATA\_WIDTH >::m\_name, and BUS< BUSWIDTH, DATA\_WIDTH >::target = sockets.

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS().

#### 4.1.2.6 nb\_transport\_fw()

nb\_transport\_fw Implements the non-blocking forward transport interface for the target.

#### **Parameters**

| id    | Integer identifier to distinguish between multiple initiators or channels.                                           |
|-------|----------------------------------------------------------------------------------------------------------------------|
| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

#### Returns

tlm::tlm\_sync\_enum Enumeration indicating the synchronization state of the transaction:

- TLM\_ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM\_UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM\_COMPLETED: Transaction is completed immediately, and no further phases will occur.

References BUS< BUSWIDTH, DATA\_WIDTH >:: initiator\_sockets, BUS< BUSWIDTH, DATA\_WIDTH  $>\leftarrow$  ::m\_bus\_lock, BUS< BUSWIDTH, DATA\_WIDTH >:: m\_cur\_socket, BUS< BUSWIDTH, DATA\_WIDTH >:: m\_message, BUS< BUSWIDTH, DATA\_WIDTH >:: m\_name, and BUS< BUSWIDTH, DATA\_WIDTH >:: TS\_handle\_begin\_req().

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS().

### 4.1.2.7 TS\_handle\_begin\_req()

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
void TS_handle_begin_req (
    int id,
    tlm::tlm_generic_payload & trans,
    sc_core::sc_time & delay) [inline], [private]
```

TS\_handle\_begin\_req Implementation for decoding address from transaction payload and selecting the suitable initiator socket with the corresponding id.

## Parameters

| trans | Reference to the generic payload object containing the transaction details such as command, address,   |
|-------|--------------------------------------------------------------------------------------------------------|
|       | and data.                                                                                              |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by |
|       | the function.                                                                                          |

References BUS< BUSWIDTH, DATA\_WIDTH >::address\_mapping, BUS< BUSWIDTH, DATA\_WIDTH >::copy\_tlm\_generic\_payload(), BUS< BUSWIDTH, DATA\_WIDTH >::current\_trans, BUS< BUSWIDTH, DATA\_WIDTH >::m\_cur\_socket, and BUS< BUSWIDTH, DATA\_WIDTH >::m\_cur\_socket, and BUS< BUSWIDTH, DATA\_WIDTH >::m\_current\_ts\_id.

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_fw().

#### 4.1.3 Member Data Documentation

#### 4.1.3.1 address mapping

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::foward\_transaction\_process(), BUS< BUSWIDTH, DATA\_WIDTH >::mapping\_target\_sockets(), and BUS< BUSWIDTH, DATA\_WIDTH >::TS\_handle\_begin\_
req().

#### 4.1.3.2 current\_trans

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
tlm::tlm_generic_payload current_trans [private]
```

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::foward\_transaction\_process(), BUS< BUSWIDTH, DATA\_WIDTH >::TS\_handle\_begin\_req().

#### 4.1.3.3 e\_forward\_tran

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
sc_core::sc_event e_forward_tran [private]
```

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS(), BUS< BUSWIDTH, DATA\_WIDTH  $>::foward\_ \leftarrow transaction\_process()$ , BUS< BUSWIDTH, DATA\_WIDTH  $>::mth\_reset()$ , and BUS< BUSWIDTH, DATA\_  $\leftarrow WIDTH >::TS\_handle\_begin\_req()$ .

#### 4.1.3.4 initiator sockets

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS(), BUS< BUSWIDTH, DATA\_WIDTH >::foward -\_transaction\_process(), BUS< BUSWIDTH, DATA\_WIDTH >::mapping\_target\_sockets(), and BUS<
BUSWIDTH, DATA\_WIDTH >::nb\_transport\_fw().

#### 4.1.3.5 m bind id

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
unsigned int m_bind_id [private]
```

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::mapping\_target\_sockets().

## 4.1.3.6 m\_bus\_lock

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
bool m_bus_lock [private]
```

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::mth\_reset(), BUS< BUSWIDTH, DATA\_WIDTH >::nb \( -transport\_bw(), and BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_fw().

#### 4.1.3.7 m\_clk

template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA\_WIDTH = D8BIT>
sc\_clk\_in m\_clk

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::foward\_transaction\_process().

#### 4.1.3.8 m\_cur\_socket

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::foward\_transaction\_process(), BUS< BUSWIDTH, DATA\_WIDTH >::mth\_reset(), BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_bw(), BUS< BUSWIDTH, DATA\_WIDTH >::TS\_handle\_begin\_req().

#### 4.1.3.9 m\_current\_ts\_id

template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA\_WIDTH = D8BIT>
unsigned int m\_current\_ts\_id [private]

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_bw(), and BUS< BUSWIDTH, DATA\_
WIDTH >::TS\_handle\_begin\_req().

## 4.1.3.10 m\_message

template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA\_WIDTH = D8BIT>
bool m\_message [private]

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::foward\_transaction\_process(), BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_bw(), and BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_fw().

## 4.1.3.11 m\_name

template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA\_WIDTH = D8BIT>
std::string m\_name [private]

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::foward\_transaction\_process(), BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_bw(), and BUS< BUSWIDTH, DATA\_WIDTH >::nb\_transport\_fw().

#### 4.1.3.12 m\_rst

template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA\_WIDTH = D8BIT>
sc\_core::sc\_in<bool> m\_rst

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS(), and BUS< BUSWIDTH, DATA\_WIDTH >::mth\_ $\leftarrow$  reset().

## 4.1.3.13 target\_sockets

Referenced by BUS< BUSWIDTH, DATA\_WIDTH >::BUS(), and BUS< BUSWIDTH, DATA\_WIDTH >::nb\_ $\leftarrow$  transport\_bw().

The documentation for this class was generated from the following file:

· common/ bus.h

## 4.2 BUS< BUSWIDTH, DATA WIDTH >::address

#### **Public Attributes**

- · unsigned int addr
- · unsigned int id
- · unsigned int size

#### 4.2.1 Member Data Documentation

## 4.2.1.1 addr

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
unsigned int addr
```

#### 4.2.1.2 id

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
unsigned int id
```

## 4.2.1.3 size

```
template<unsigned int BUSWIDTH = 32, DATAWIDTH DATA_WIDTH = D8BIT>
unsigned int size
```

The documentation for this struct was generated from the following file:

• common/ bus.h

4.3 DMAC< BUSWIDTH> 15

## 4.3 DMAC< BUSWIDTH >

#include "DMAC.h"

Inheritance diagram for DMAC< BUSWIDTH >:



#### **Public Member Functions**

• DMAC (sc\_core::sc\_module\_name name, bool message=false)

DMAC (p. 15) constructor.

•  $\sim$ DMAC ()

DMAC (p. 15) destructor.

#### **Public Attributes**

- $sc\_core::sc\_in < bool > clk$
- sc\_core::sc\_out< bool > DMA\_ack [ DMA\_MAX\_CH]
- sc\_core::sc\_out< bool > DMA\_int [ DMA\_MAX\_CH]
- sc\_core::sc\_in< bool > DMA\_req [ DMA\_MAX\_CH]
- tlm\_utils::simple\_initiator\_socket< **DMAC**, BUSWIDTH > **initiator\_socket**
- sc core::sc in< bool > rst
- tlm\_utils::simple\_target\_socket
   DMAC, BUSWIDTH > target\_socket

#### **Private Member Functions**

- void cb\_DMAREQ (const std::string &name, uint32\_t value, uint32\_t old\_value, uint32\_t mask, uint32\_t ch)
   cb\_DMAREQ
- void copy\_tlm\_generic\_payload (tlm::tlm\_generic\_payload &des, tlm::tlm\_generic\_payload &src)

copy\_tlm\_generic\_payload

• void init\_registers ()

init\_registers

void mth\_request\_signals ()

mth\_request\_signals

• void mth\_reset ()

mth\_reset

• tlm::tlm\_sync\_enum **nb\_transport\_bw** (tlm::tlm\_generic\_payload &trans, tlm::tlm\_phase &phase, sc\_core ← ::sc\_time &delay)

nb\_transport\_bw

• tlm::tlm\_sync\_enum **nb\_transport\_fw** (tlm::tlm\_generic\_payload &trans, tlm::tlm\_phase &phase, sc\_core ← ::sc\_time &delay)

nb\_transport\_fw

void thr\_DMA\_forward\_process ()

thr\_DMA\_forward\_process

• void thr\_DMA\_run\_process ()

thr DMA run process

• void thr\_priority\_process ()

thr\_priority\_process

#### **Private Attributes**

- tlm::tlm\_generic\_payload current\_trans
- sc\_core::sc\_event e\_DMA\_forward
- sc core::sc event e DMA request
- sc\_core::sc\_event e\_DMA\_run
- sc\_core::sc\_event e\_DMA\_run\_done
- unsigned int m\_cur\_reg\_ch
- std::string m\_cur\_reg\_name
- · unsigned int m current ch
- bool m\_message
- std::string m name
- bool m\_running
- bool m\_testmode
- std::list< unsigned int > port\_req\_ids
- · RegisterInterface regs

## 4.3.1 Constructor & Destructor Documentation

#### 4.3.1.1 DMAC()

#### DMAC (p. 15) constructor.

#### **Parameters**

| name    | Reference to sc_module name |
|---------|-----------------------------|
| message | To enable message log       |

References DMA\_MAX\_CH, DMAC< BUSWIDTH >::DMA\_req, DMAC< BUSWIDTH >::e\_DMA\_forward, DMAC< BUSWIDTH >::e\_DMA\_request, DMAC< BUSWIDTH >::e\_DMA\_run, DMAC< BUSWIDTH >::init\_registers(), DMAC< BUSWIDTH >::initiator\_socket, DMAC< BUSWIDTH >::mth\_request\_signals(), DMAC< BUSWIDTH >::mth\_reset(), DMAC< BUSWIDTH >::nb\_transport\_bw(), DMAC< BUSWIDTH >::rst, DMAC< BUSWIDTH >::target\_socket, DMAC< BUSWIDTH >::thr\_DMA\_forward\_process(), DMAC< BUSWIDTH >::thr\_DMA\_run\_process(), and DMAC< BUSWIDTH >::thr\_priority\_process().

#### 4.3.1.2 $\sim$ DMAC()

```
template<unsigned int BUSWIDTH = 32> \sim DMAC () [inline]
```

#### **DMAC** (p. 15) destructor.

4.3 DMAC< BUSWIDTH> 17

## 4.3.2 Member Function Documentation

## 4.3.2.1 cb\_DMAREQ()

cb\_DMAREQ

The call back register function for DMAREQ register

References DMAC< BUSWIDTH >::e\_DMA\_request, DMAC< BUSWIDTH >::m\_cur\_reg\_ch, DMAC< BUSWIDTH >::m\_cur\_reg\_name, DMAC< BUSWIDTH >::m\_message, DMAC< BUSWIDTH >::m\_name, DMAC< BUSWIDTH >::m\_testmode.

Referenced by **DMAC**< **BUSWIDTH** >::init\_registers().

#### 4.3.2.2 copy\_tlm\_generic\_payload()

copy\_tlm\_generic\_payload

Impelmentation the copy operation from source TLM generic payload to destination TLM generic payload

#### **Parameters**

| des | Reference to destination TLM generic payload |
|-----|----------------------------------------------|
| src | Reference to source TLM generic payload      |

 $\label{eq:continuous_bound} \mbox{Referenced by } \mbox{ } \mbox{DMAC} < \mbox{ } \mbox{BUSWIDTH} > :: \mbox{nb\_transport\_bw()}.$ 

#### 4.3.2.3 init\_registers()

```
template<unsigned int BUSWIDTH = 32>
void init_registers () [inline], [private]
```

init\_registers

To initialize registers for DMAC (p. 15) model

References RegisterInterface::add\_register(), DMAC< BUSWIDTH >::cb\_DMAREQ(), DMA\_MAX\_CH, DMAACK, DMACHEN, DMADATALENGTH, DMADESADDR, DMAINT, DMAREQ, DMASRCADDR, READWRITE, DMAC< BUSWIDTH >::regs, and RegisterInterface::set\_register\_callback().

Referenced by **DMAC**< **BUSWIDTH** >::**DMAC()**.

#### 4.3.2.4 mth\_request\_signals()

```
template<unsigned int BUSWIDTH = 32>
void mth_request_signals () [inline], [private]
```

mth request signals

Impelmentation of the method when requests signal are triggered by peripherals

References DMA\_MAX\_CH, DMAC< BUSWIDTH >::DMA\_req, DMACHEN, DMAC< BUSWIDTH >::e\_ 
DMA\_request, DMAC< BUSWIDTH >::m\_message, DMAC< BUSWIDTH >::m\_name, DMAC< BUSWIDTH >::m\_running, DMAC< BUSWIDTH >::regs.

Referenced by **DMAC**< **BUSWIDTH** >::**DMAC()**.

#### 4.3.2.5 mth reset()

```
template<unsigned int BUSWIDTH = 32>
void mth_reset () [inline], [private]
```

mth\_reset

Impelmentation of the method when reset is active

References DMAC< BUSWIDTH >::e\_DMA\_forward, DMAC< BUSWIDTH >::e\_DMA\_request, DMAC< BUSWIDTH >::e\_DMA\_run, DMAC< BUSWIDTH >::e\_DMA\_run\_done, DMAC< BUSWIDTH >::m\_cur \( \to \) \_ reg\_ch, DMAC< BUSWIDTH >::m\_cur\_reg\_name, DMAC< BUSWIDTH >::m\_current\_ch, DMAC< BUSWIDTH >::m\_running, DMAC< BUSWIDTH >::m\_testmode, DMAC< BUSWIDTH >::regs, Register \( \to \) Interface::reset\_regs(), and DMAC< BUSWIDTH >::rst.

Referenced by **DMAC**< **BUSWIDTH** >::**DMAC()**.

#### 4.3.2.6 nb\_transport\_bw()

nb\_transport\_bw

Implements the non-blocking backward transport interface for the initiator.

#### **Parameters**

| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
|-------|----------------------------------------------------------------------------------------------------------------------|
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

4.3 DMAC< BUSWIDTH> 19

#### Returns

tlm::tlm\_sync\_enum Enumeration indicating the synchronization state of the transaction:

- TLM ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM\_UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM\_COMPLETED: Transaction is completed immediately, and no further phases will occur.

References DMAC< BUSWIDTH >::copy\_tlm\_generic\_payload(), DMAC< BUSWIDTH >::current\_trans, DMADESADDR, DMASRCADDR, DMAC< BUSWIDTH >::e\_DMA\_forward, DMAC< BUSWIDTH >::e \( \) \_ DMAC< BUSWIDTH >::m\_message, DMAC< BUSWIDTH >::m\_message, DMAC< BUSWIDTH >::m\_name, and DMAC< BUSWIDTH >::regs.

Referenced by DMAC< BUSWIDTH >::DMAC().

#### 4.3.2.7 nb\_transport\_fw()

#### nb transport fw

Implements the non-blocking backward transport interface for the initiator.

#### **Parameters**

| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
|-------|----------------------------------------------------------------------------------------------------------------------|
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

## Returns

tlm::tlm\_sync\_enum Enumeration indicating the synchronization state of the transaction:

- TLM ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM\_COMPLETED: Transaction is completed immediately, and no further phases will occur.

References DMAC< BUSWIDTH >::m\_message, DMAC< BUSWIDTH >::m\_name, DMAC< BUSWIDTH >::regs, DMAC< BUSWIDTH >::target\_socket, and RegisterInterface::update\_register().

Referenced by DMAC< BUSWIDTH >::DMAC().

#### 4.3.2.8 thr\_DMA\_forward\_process()

```
template<unsigned int BUSWIDTH = 32>
void thr_DMA_forward_process () [inline], [private]
```

thr DMA forward process

Impelmentation of the thread to forward data from the source to the destination

References DMAC< BUSWIDTH >::e\_DMA\_forward, and DMAC< BUSWIDTH >::e\_DMA\_forward, and DMAC< BUSWIDTH >::initiator\_socket.

Referenced by **DMAC**< **BUSWIDTH** >::**DMAC()**.

#### 4.3.2.9 thr DMA run process()

```
template<unsigned int BUSWIDTH = 32>
void thr_DMA_run_process () [inline], [private]
```

thr DMA run process

Impelmentation of the thread to start DMA operation

References DMADATALENGTH, DMASRCADDR, DMAC< BUSWIDTH >::e\_DMA\_run, DMAC< BUSWIDTH >::initiator socket, DMAC< BUSWIDTH >::m current ch, and DMAC< BUSWIDTH >::regs.

Referenced by DMAC < BUSWIDTH >::DMAC().

## 4.3.2.10 thr\_priority\_process()

```
template<unsigned int BUSWIDTH = 32>
void thr_priority_process () [inline], [private]
```

thr\_priority\_process

Impelmentation of the thread to handle priority of DMA operation

References DMAC< BUSWIDTH >::clk, DMAC< BUSWIDTH >::DMA\_ack, DMAC< BUSWIDTH >::DMA\_ $\leftarrow$  int, DMAACK, DMACHEN, DMAINT, DMAC< BUSWIDTH >::e\_DMA\_request, DMAC< BUSWIDTH >::e  $\leftarrow$  \_DMA\_run, DMAC< BUSWIDTH >::e\_DMA\_run\_done, DMAC< BUSWIDTH >::m\_cur\_reg\_ch, DMAC< BUSWIDTH >::m\_cur\_reg\_name, DMAC< BUSWIDTH >::m\_cur\_rent\_ch, DMAC< BUSWIDTH >::m\_ $\leftarrow$  message, DMAC< BUSWIDTH >::m\_name, DMAC< BUSWIDTH >::m\_running, DMAC< BUSWIDTH > $\leftarrow$  ::m\_testmode, DMAC< BUSWIDTH >::regs.

Referenced by **DMAC**< **BUSWIDTH** >::**DMAC()**.

## 4.3.3 Member Data Documentation

#### 4.3.3.1 clk

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_in<bool> clk
```

Referenced by **DMAC**< **BUSWIDTH** >::thr\_priority\_process().

4.3 DMAC< BUSWIDTH> 21

#### 4.3.3.2 current\_trans

```
template<unsigned int BUSWIDTH = 32>
tlm::tlm_generic_payload current_trans [private]
```

Referenced by DMAC< BUSWIDTH >::nb\_transport\_bw(), and DMAC< BUSWIDTH >::thr\_DMA\_forward ← \_process().

#### 4.3.3.3 DMA\_ack

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_out<bool> DMA_ack[ DMA_MAX_CH]
```

Referenced by **DMAC**< **BUSWIDTH** >::thr\_priority\_process().

## 4.3.3.4 DMA\_int

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_out<bool> DMA_int[ DMA_MAX_CH]
```

Referenced by **DMAC**< **BUSWIDTH** >::thr\_priority\_process().

## 4.3.3.5 DMA\_req

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_in<bool> DMA_req[ DMA_MAX_CH]
```

Referenced by DMAC< BUSWIDTH >::DMAC(), and DMAC< BUSWIDTH >::mth\_request\_signals().

#### 4.3.3.6 e DMA forward

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_event e_DMA_forward [private]
```

Referenced by DMAC< BUSWIDTH >::DMAC(), DMAC< BUSWIDTH >::mth\_reset(), DMAC< BUSWIDTH >::nb\_transport\_bw(), and DMAC< BUSWIDTH >::thr\_DMA\_forward\_process().

#### 4.3.3.7 e DMA request

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_event e_DMA_request [private]
```

Referenced by DMAC< BUSWIDTH >::cb\_DMAREQ(), DMAC< BUSWIDTH >::mth\_request\_signals(), DMAC< BUSWIDTH >::mth\_reset(), and DMAC< BUSWIDTH >::thr\_priority\_ $\leftarrow$  process().

#### 4.3.3.8 e\_DMA\_run

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_event e_DMA_run [private]
```

Referenced by DMAC< BUSWIDTH >::DMAC(), DMAC< BUSWIDTH >::mth\_reset(), DMAC< BUSWIDTH >::thr\_DMA\_run\_process(), and DMAC< BUSWIDTH >::thr\_priority\_process().

#### 4.3.3.9 e\_DMA\_run\_done

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_event e_DMA_run_done [private]
```

Referenced by DMAC< BUSWIDTH >::mth\_reset(), DMAC< BUSWIDTH >::nb\_transport\_bw(), and DMAC< BUSWIDTH >::thr\_priority\_process().

#### 4.3.3.10 initiator\_socket

```
template<unsigned int BUSWIDTH = 32>
tlm_utils::simple_initiator_socket< DMAC, BUSWIDTH> initiator_socket
```

Referenced by DMAC< BUSWIDTH >::DMAC(), DMAC< BUSWIDTH >::thr\_DMA\_forward\_process(), and DMAC< BUSWIDTH >::thr\_DMA\_run\_process().

#### 4.3.3.11 m\_cur\_reg\_ch

```
template<unsigned int BUSWIDTH = 32>
unsigned int m_cur_reg_ch [private]
```

Referenced by DMAC< BUSWIDTH >::cb\_DMAREQ(), DMAC< BUSWIDTH >::mth\_reset(), and DMAC< BUSWIDTH >::thr\_priority\_process().

## 4.3.3.12 m\_cur\_reg\_name

```
template<unsigned int BUSWIDTH = 32>
std::string m_cur_reg_name [private]
```

Referenced by  $DMAC < BUSWIDTH > :::cb_DMAREQ()$ ,  $DMAC < BUSWIDTH > :::mth_reset()$ , and  $DMAC < BUSWIDTH > ::thr_priority_process()$ .

#### 4.3.3.13 m\_current\_ch

```
template<unsigned int BUSWIDTH = 32>
unsigned int m_current_ch [private]
```

Referenced by DMAC< BUSWIDTH >::mth\_reset(), DMAC< BUSWIDTH >::nb\_transport\_bw(), DMAC< BUSWIDTH >::thr\_DMA\_run\_process(), and DMAC< BUSWIDTH >::thr\_priority\_process().

4.3 DMAC< BUSWIDTH > 23

#### 4.3.3.14 m\_message

```
template<unsigned int BUSWIDTH = 32>
bool m_message [private]
```

Referenced by DMAC< BUSWIDTH >::cb\_DMAREQ(), DMAC< BUSWIDTH >::mth\_request\_signals(), DMAC< BUSWIDTH >::nb\_transport\_bw(), DMAC< BUSWIDTH >::nb\_transport\_fw(), and DMAC< BUSWIDTH >::thr\_priority\_process().

#### 4.3.3.15 m\_name

```
template<unsigned int BUSWIDTH = 32>
std::string m_name [private]
```

Referenced by DMAC< BUSWIDTH >::cb\_DMAREQ(), DMAC< BUSWIDTH >::mth\_request\_signals(), DMAC< BUSWIDTH >::nb\_transport\_bw(), DMAC< BUSWIDTH >::nb\_transport\_fw(), and DMAC< BUSWIDTH >::thr\_priority\_process().

## 4.3.3.16 m\_running

```
template<unsigned int BUSWIDTH = 32>
bool m_running [private]
```

Referenced by DMAC< BUSWIDTH >::cb\_DMAREQ(), DMAC< BUSWIDTH >::mth\_request\_signals(), DMAC< BUSWIDTH >::mth\_reset(), and DMAC< BUSWIDTH >::thr\_priority\_process().

## 4.3.3.17 m\_testmode

```
template<unsigned int BUSWIDTH = 32>
bool m_testmode [private]
```

Referenced by DMAC< BUSWIDTH >::cb\_DMAREQ(), DMAC< BUSWIDTH >::mth\_reset(), and DMAC< BUSWIDTH >::thr\_priority\_process().

#### 4.3.3.18 port\_req\_ids

```
template<unsigned int BUSWIDTH = 32>
std::list<unsigned int> port_req_ids [private]
```

Referenced by DMAC< BUSWIDTH >::mth\_request\_signals(), and DMAC< BUSWIDTH >::thr\_priority\_ 
process().

#### 4.3.3.19 regs

```
template<unsigned int BUSWIDTH = 32>
RegisterInterface regs [private]
```

Referenced by DMAC< BUSWIDTH  $>::init\_registers()$ , DMAC< BUSWIDTH  $>::mth\_request\_signals()$ , DMAC< BUSWIDTH  $>::mth\_reset()$ , DMAC< BUSWIDTH  $>::nb\_transport\_bw()$ , DMAC< BUSWIDTH  $>::thr\_DMA\_run\_process()$ , and DMAC< BUSWIDTH  $>::thr\_c$  priority\\_process().

#### 4.3.3.20 rst

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_in<bool> rst
```

Referenced by DMAC< BUSWIDTH >::DMAC(), and DMAC< BUSWIDTH >::mth\_reset().

## 4.3.3.21 target\_socket

```
template<unsigned int BUSWIDTH = 32>
tlm_utils::simple_target_socket< DMAC, BUSWIDTH> target_socket
```

Referenced by DMAC < BUSWIDTH >::DMAC(), and DMAC < BUSWIDTH >::nb\_transport\_fw().

The documentation for this class was generated from the following file:

· common/ DMAC.h

## 4.4 DummyMaster< BUSWIDTH >

```
#include "DummyMaster.h"
```

Inheritance diagram for DummyMaster< BUSWIDTH >:



#### Classes

struct localdata

## **Public Member Functions**

• DummyMaster (sc\_core::sc\_module\_name name, bool message=false)

DummyMaster (p. 24).

unsigned int get\_received\_32bit\_data ()

get\_received\_data

• unsigned char \* get\_received\_data ()

get\_received\_data

void Sentcustomtransaction (unsigned int addr, unsigned char \*data, unsigned int data\_length, tlm::tlm
 —command cmd)

Sentcustomtransaction.

• void SentTransaction (unsigned int addr, uint32\_t data, tlm::tlm\_command cmd)

SentTransaction.

#### **Public Attributes**

- $sc\_core::sc\_in < bool > clk$
- sc\_core::sc\_out< bool > rst

#### **Private Member Functions**

• tlm::tlm\_sync\_enum **nb\_transport\_bw** (tlm::tlm\_generic\_payload &trans, tlm::tlm\_phase &phase, sc\_core ← ::sc\_time &delay)

```
nb_transport_bw
```

void reset\_process ()

resetsystem Reset thread handling

• void resetsystem ()

resetsystem To triggered reset signal

#### **Private Attributes**

- sc\_core::sc\_event e\_reset
- bool m\_message
- std::string m name
- · localdata tempdata

#### 4.4.1 Constructor & Destructor Documentation

#### 4.4.1.1 DummyMaster()

#### DummyMaster (p. 24).

The constructor of **DummyMaster** (p. 24)

References DummyMaster< BUSWIDTH >::e\_reset, DummyMaster< BUSWIDTH >::initiator\_socket, DummyMaster< BUSWIDTH >::reset\_process().

## 4.4.2 Member Function Documentation

#### 4.4.2.1 get\_received\_32bit\_data()

```
template<unsigned int BUSWIDTH = 32>
unsigned int get_received_32bit_data () [inline]
```

## get\_received\_data

Using to get data from the returned transaction

#### Returns

the 32-bit data

## 4.4.2.2 get\_received\_data()

```
template<unsigned int BUSWIDTH = 32>
unsigned char * get_received_data () [inline]
```

get\_received\_data

Using to get data from the returned transaction

#### Returns

the array of data

#### 4.4.2.3 nb\_transport\_bw()

nb transport bw

Implements the non-blocking backward transport interface for the initiator.

#### **Parameters**

| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
|-------|----------------------------------------------------------------------------------------------------------------------|
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

## Returns

tlm::tlm\_sync\_enum Enumeration indicating the synchronization state of the transaction:

- TLM\_ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM\_UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM COMPLETED: Transaction is completed immediately, and no further phases will occur.

References DummyMaster< BUSWIDTH >::localdata::m\_data, DummyMaster< BUSWIDTH >::m\_ 
message, DummyMaster< BUSWIDTH >::m\_name, and DummyMaster< BUSWIDTH >::tempdata.

Referenced by **DummyMaster**< **BUSWIDTH** >::**DummyMaster()**.

#### 4.4.2.4 reset\_process()

```
template<unsigned int BUSWIDTH = 32>
void reset_process () [inline], [private]
```

resetsystem Reset thread handling

References DummyMaster< BUSWIDTH >::clk, DummyMaster< BUSWIDTH >::e\_reset, and Dummy← Master< BUSWIDTH >::rst.

Referenced by **DummyMaster**< **BUSWIDTH** >::**DummyMaster()**.

#### 4.4.2.5 resetsystem()

```
template<unsigned int BUSWIDTH = 32>
void resetsystem () [inline], [private]
```

resetsystem To triggered reset signal

References DummyMaster < BUSWIDTH >::e\_reset.

## 4.4.2.6 Sentcustomtransaction()

```
template<unsigned int BUSWIDTH = 32>
void Sentcustomtransaction (
          unsigned int addr,
          unsigned char * data,
          unsigned int data_length,
          tlm::tlm_command cmd) [inline]
```

Sentcustomtransaction.

Implements the sent a custom transaction to bus MMIO

#### **Parameters**

| addr        | Reference to the address of the slave                                                                                                        |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| data        | Reference to the pointer of array data                                                                                                       |
| data_length | Reference to the length of data                                                                                                              |
| cmd         | Reference to tlm command -TLM_READ_COMMAND : TLM read requset -TLM_WRITE_COMMAND : TLM write requset -TLM_IGNORE_COMMAND: TLM ignore requset |

 $\label{local_problem} \mbox{References} \ \ \mbox{DummyMaster} < \mbox{BUSWIDTH} > :: \mbox{m} \mbox{message}, \\ \mbox{and} \ \mbox{DummyMaster} < \mbox{BUSWIDTH} > :: \mbox{m} \mbox{name}.$ 

#### 4.4.2.7 SentTransaction()

SentTransaction.

Implements the sent a transaction with 32 bit data to bus MMIO

#### **Parameters**

| addr | Reference to the address of the slave                                              |  |
|------|------------------------------------------------------------------------------------|--|
| data | Reference to 32-bit data                                                           |  |
| cmd  | Reference to tlm command -TLM_READ_COMMAND : TLM read requset -TLM_WRITE_COMMAND : |  |
|      | TLM write requset -TLM_IGNORE_COMMAND: TLM ignore requset                          |  |

References  $DummyMaster < BUSWIDTH > ::initiator\_socket, DummyMaster < BUSWIDTH > ::m\_message, and <math>DummyMaster < BUSWIDTH > ::m\_name.$ 

#### 4.4.3 Member Data Documentation

#### 4.4.3.1 clk

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_in<bool> clk
```

Referenced by **DummyMaster**< **BUSWIDTH** >::reset\_process().

## 4.4.3.2 e\_reset

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_event e_reset [private]
```

Referenced by  $DummyMaster < BUSWIDTH > ::DummyMaster < BUSWIDTH > ::reset_ \leftarrow process(), and <math>DummyMaster < BUSWIDTH > ::resetsystem().$ 

## 4.4.3.3 initiator\_socket

```
template<unsigned int BUSWIDTH = 32>
tlm_utils::simple_initiator_socket< DummyMaster, BUSWIDTH> initiator_socket
```

Referenced by  $DummyMaster < BUSWIDTH >::DummyMaster (), <math>DummyMaster < BUSWIDTH >:: \\Contraction(), and <math>DummyMaster < BUSWIDTH >:: \\SentTransaction().$ 

#### 4.4.3.4 m\_message

```
template<unsigned int BUSWIDTH = 32>
bool m_message [private]
```

Referenced by  $DummyMaster < BUSWIDTH > :::nb_transport_bw(), DummyMaster < BUSWIDTH > :: <math>\leftarrow$  Sentcustomtransaction(), and DummyMaster < BUSWIDTH > ::SentTransaction().

## 4.4.3.5 m\_name

```
template<unsigned int BUSWIDTH = 32>
std::string m_name [private]
```

Referenced by  $DummyMaster < BUSWIDTH > :::nb_transport_bw(), DummyMaster < BUSWIDTH > :: <math>\leftarrow$  Sentcustomtransaction(), and DummyMaster < BUSWIDTH > ::SentTransaction().

#### 4.4.3.6 rst

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_out<bool> rst
```

Referenced by **DummyMaster**< **BUSWIDTH** >::reset\_process().

## 4.4.3.7 tempdata

```
template<unsigned int BUSWIDTH = 32>
localdata tempdata [private]
```

Referenced by **DummyMaster**< **BUSWIDTH** >::get\_received\_32bit\_data(), **DummyMaster**< **BUSWIDTH** >::get\_received\_data(), and **DummyMaster**< **BUSWIDTH** >::nb\_transport\_bw().

The documentation for this class was generated from the following file:

· common/ DummyMaster.h

# 4.5 DummyMaster< BUSWIDTH >::localdata

#### **Public Attributes**

- unsigned char \* m data
- unsigned int m\_length

## 4.5.1 Member Data Documentation

## 4.5.1.1 m\_data

```
template<unsigned int BUSWIDTH = 32>
unsigned char* m_data
```

Referenced by **DummyMaster**< **BUSWIDTH** >::get\_received\_32bit\_data(), **DummyMaster**< **BUSWIDTH** > $\leftarrow$  ::get\_received\_data(), and **DummyMaster**< **BUSWIDTH** >::nb\_transport\_bw().

## 4.5.1.2 m\_length

```
template<unsigned int BUSWIDTH = 32>
unsigned int m_length
```

The documentation for this struct was generated from the following file:

· common/ DummyMaster.h

# ${\bf 4.6 \quad DummySlave} < {\bf BUSWIDTH} >$

#include "DummySlave.h"

Inheritance diagram for DummySlave < BUSWIDTH >:



#### **Public Member Functions**

DummySlave (sc\_core::sc\_module\_name name, bool message=false)

DummySlave (p. 30).

• sc\_core::sc\_in< bool > \* add\_input\_port (const std::string &name)

add\_input\_port

• sc\_core::sc\_out< bool > \* add\_output\_port (const std::string &name)

add\_output\_port

• void enable\_monitor\_clock (bool is\_enable)

enable\_monitor\_clock

• void monitor\_ports (bool is\_enable)

monitor\_ports

• bool read\_input\_ports (const std::string &name)

read\_input\_ports

• void **set\_output\_ports** (const std::string &name, bool value)

set\_output\_ports

void trigger\_output\_ports (const std::string &name, bool high\_level, bool is\_pos)

set\_output\_ports

#### **Public Attributes**

- sc\_core::sc\_in< bool > clk
- sc\_core::sc\_in< bool > rst

## **Private Member Functions**

 void cb\_DUMMYRESULT (const std::string &name, uint32\_t value, uint32\_t old\_value, uint32\_t mask, uint32\_t ch)

 $cb\_DUMMYRESULT$ 

· void end of elaboration () override

end\_of\_elaboration

void init\_registers ()

init\_registers

void monitor\_inputs ()

monitor\_inputs

· void mth\_reset ()

mth\_reset

• void mth\_synchronize\_cycles ()

mth synchronize cycles

• tlm::tlm\_sync\_enum **nb\_transport\_fw** (tlm::tlm\_generic\_payload &trans, tlm::tlm\_phase &phase, sc\_core ← ::sc\_time &delay)

nb\_transport\_fw

• void thr\_triggered\_port\_process ()

thr\_triggered\_port\_process

#### **Private Attributes**

- sc\_core::sc\_event e\_triggerd\_port
- std::map< std::string, sc\_core::sc\_in< bool > \* > input\_ports
- std::map< std::string, bool > input\_val\_ports
- bool m\_clkmonitor
- bool m\_cur\_is\_pos
- · std::string m cur port name
- bool m\_cur\_triggered\_val
- bool m\_message
- std::string m\_name
- bool **m\_portmonitor**
- std::map< std::string, sc core::sc out< bool > \* > output\_ports
- std::map< std::string, bool > output\_val\_ports
- · RegisterInterface regs

#### 4.6.1 Constructor & Destructor Documentation

#### 4.6.1.1 DummySlave()

DummySlave (p. 30).

DummySlave (p. 30) Constructure

## **Parameters**

| name    | Reference to sc_module name |
|---------|-----------------------------|
| message | To enable message log       |

References DummySlave< BUSWIDTH >::clk, DummySlave< BUSWIDTH >::e\_triggerd\_port, Dummy  $\hookrightarrow$  Slave< BUSWIDTH >::init\_registers(), DummySlave< BUSWIDTH >::mth\_reset(), DummySlave< BUSWIDTH >::nb\_transport\_fw(), Dummy  $\hookrightarrow$  Slave< BUSWIDTH >::rst, DummySlave< BUSWIDTH >::target\_socket, and DummySlave< BUSWIDTH >::thr\_triggered\_port\_process().

## 4.6.2 Member Function Documentation

#### 4.6.2.1 add input port()

add\_input\_port

To add input specific input ports to **DummySlave** (p. 30)

#### **Parameters**

| name | Reference to the port name |
|------|----------------------------|
|------|----------------------------|

References DummySlave < BUSWIDTH >::input\_ports, and DummySlave < BUSWIDTH >::input\_val\_ports.

## 4.6.2.2 add\_output\_port()

add\_output\_port

To add ouput specific output ports to **DummySlave** (p. 30)

## **Parameters**

```
name Reference to the port name
```

References DummySlave<br/> BUSWIDTH >::output\_ports, and DummySlave<br/> BUSWIDTH >::output\_val\_ $\hookleftarrow$  ports.

## 4.6.2.3 cb\_DUMMYRESULT()

## cb\_DUMMYRESULT

The callback function for DUMMYRESULT register

#### **Parameters**

| name      | The name of register  |
|-----------|-----------------------|
| value     | The value of register |
| old_value | the previous value    |
| mask      | the mask of register  |
| ch        | the register channel  |

Referenced by **DummySlave**< **BUSWIDTH** >::init\_registers().

## 4.6.2.4 enable\_monitor\_clock()

enable\_monitor\_clock

Using to enable or disable clock monitor operation

#### **Parameters**

| is | s_enable | Indicating whether enabling or disabling clock monitor |
|----|----------|--------------------------------------------------------|
|----|----------|--------------------------------------------------------|

References **DummySlave**< **BUSWIDTH** >::m\_clkmonitor.

## 4.6.2.5 end\_of\_elaboration()

```
template<unsigned int BUSWIDTH = 32>
void end_of_elaboration () [inline], [override], [private]
```

end\_of\_elaboration

The function end\_of\_elaboration is called before starting simulation

References DummySlave< BUSWIDTH >::input\_ports, and DummySlave< BUSWIDTH >::monitor\_ inputs().

## 4.6.2.6 init\_registers()

```
template<unsigned int BUSWIDTH = 32>
void init_registers () [inline], [private]
```

init\_registers

Initialization registers

References RegisterInterface::add\_register(), DummySlave< BUSWIDTH >::cb\_DUMMYRESULT(), DUMMYRESULT, READWRITE, DummySlave< BUSWIDTH >::regs, and RegisterInterface::set\_register\_ $\leftarrow$  callback().

Referenced by **DummySlave**< **BUSWIDTH** >::**DummySlave()**.

## 4.6.2.7 monitor\_inputs()

```
template<unsigned int BUSWIDTH = 32>
void monitor_inputs () [inline], [private]
monitor_inputs
```

The method uses to monitor input ports

References DummySlave<br/> BUSWIDTH >::input\_ports, DummySlave< BUSWIDTH >::input\_val\_ports, DummySlave< BUSWIDTH >::m\_name, and DummySlave< BUSWIDTH >::m\_portmonitor.

Referenced by **DummySlave**< **BUSWIDTH** >::end\_of\_elaboration().

#### 4.6.2.8 monitor\_ports()

monitor\_ports

Using to enable or disable port monitor operation

#### **Parameters**

| is_enable Indicating whether | er enabling or disabling port monitor |
|------------------------------|---------------------------------------|
|------------------------------|---------------------------------------|

 $\label{lem:continuous} \textbf{References} \ \ \textbf{DummySlave} < \textbf{BUSWIDTH} > :: \textbf{m_portmonitor}.$ 

# 4.6.2.9 mth\_reset()

```
template<unsigned int BUSWIDTH = 32>
void mth_reset () [inline], [private]
```

mth\_reset

Implementation the method to handle reset operation

References DummySlave < BUSWIDTH >::regs, and RegisterInterface::reset\_regs().

Referenced by **DummySlave**< **BUSWIDTH** >::**DummySlave()**.

## 4.6.2.10 mth\_synchronize\_cycles()

```
template<unsigned int BUSWIDTH = 32>
void mth_synchronize_cycles () [inline], [private]
```

mth\_synchronize\_cycles

Implementation the method to monitor clock cycles

References DummySlave < BUSWIDTH >::m\_clkmonitor.

Referenced by **DummySlave**< **BUSWIDTH** >::**DummySlave()**.

## 4.6.2.11 nb\_transport\_fw()

#### nb\_transport\_fw

Implements the non-blocking backward transport interface for the initiator.

#### **Parameters**

| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
|-------|----------------------------------------------------------------------------------------------------------------------|
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

#### Returns

tlm::tlm\_sync\_enum Enumeration indicating the synchronization state of the transaction:

- TLM\_ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM\_COMPLETED: Transaction is completed immediately, and no further phases will occur.

References DummySlave< BUSWIDTH >::m\_message, DummySlave< BUSWIDTH >::m\_name, Dummy $\leftarrow$  Slave< BUSWIDTH >::regs, DummySlave< BUSWIDTH >::target\_socket, and RegisterInterface::update  $\leftarrow$  \_register().

Referenced by **DummySlave**< **BUSWIDTH** >::**DummySlave()**.

## 4.6.2.12 read\_input\_ports()

#### read\_input\_ports

Using to read the value of specific port

## Parameters

| name | Reference to the port name |
|------|----------------------------|

 $\label{lem:lemmySlave} \textbf{References} \ \ \textbf{DummySlave} < \textbf{BUSWIDTH} > :: \textbf{input\_ports}.$ 

#### 4.6.2.13 set output ports()

#### set output ports

Using to set specific output port

#### **Parameters**

| name  | Reference to the port name   |
|-------|------------------------------|
| value | the value of the output port |

References **DummySlave**< **BUSWIDTH** >::output\_ports.

## 4.6.2.14 thr\_triggered\_port\_process()

```
template<unsigned int BUSWIDTH = 32>
void thr_triggered_port_process () [inline], [private]
```

thr triggered port process

Implementation the process to trigger specific ports

References DummySlave< BUSWIDTH >::clk, DummySlave< BUSWIDTH >::e\_triggerd\_port, Dummy Slave< BUSWIDTH >::m\_cur\_is\_pos, DummySlave< BUSWIDTH >::m\_cur\_port\_name, DummySlave< BUSWIDTH >::output ports.

Referenced by **DummySlave**< **BUSWIDTH** >::**DummySlave()**.

## 4.6.2.15 trigger\_output\_ports()

set\_output\_ports

Using to trigger specific output port

#### **Parameters**

| name       | Reference to the port name                                        |
|------------|-------------------------------------------------------------------|
| high_level | Indicating the triggered level                                    |
| is_pos     | Indicating the clock edge synchronization is positive or negative |

References DummySlave< BUSWIDTH >::m\_cur\_is\_pos, DummySlave< BUSWIDTH >::m\_cur\_port\_  $\leftarrow$  name, DummySlave< BUSWIDTH >::m\_cur\_triggered\_val, and DummySlave< BUSWIDTH >::output\_  $\leftarrow$  ports.

#### 4.6.3 Member Data Documentation

## 4.6.3.1 clk

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_in<bool> clk
```

Referenced by  $DummySlave < BUSWIDTH > ::DummySlave < BUSWIDTH > ::thr_ <math>\leftarrow triggered\_port\_process()$ .

## 4.6.3.2 e\_triggerd\_port

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_event e_triggerd_port [private]
```

Referenced by **DummySlave< BUSWIDTH** >::**DummySlave()**, and **DummySlave< BUSWIDTH** >::**thr**\_  $\leftarrow$  triggered\_port\_process().

## 4.6.3.3 input\_ports

```
template<unsigned int BUSWIDTH = 32>
std::map<std::string, sc_core::sc_in<bool>*> input_ports [private]
```

Referenced by DummySlave< BUSWIDTH >::add\_input\_port(), DummySlave< BUSWIDTH >::end\_of\_ $\leftarrow$  elaboration(), DummySlave< BUSWIDTH >::monitor\_inputs(), and DummySlave< BUSWIDTH >::read\_ $\leftarrow$  input\_ports().

#### 4.6.3.4 input\_val\_ports

```
template<unsigned int BUSWIDTH = 32>
std::map<std::string, bool> input_val_ports [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::add\_input\_port(), and **DummySlave**< **BUSWIDTH** >\( ::monitor\_inputs().

## 4.6.3.5 m clkmonitor

```
template<unsigned int BUSWIDTH = 32>
bool m_clkmonitor [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::enable\_monitor\_clock(), and **DummySlave**< **BUSWIDTH** > \( ::mth\_synchronize\_cycles().

## 4.6.3.6 m\_cur\_is\_pos

```
template<unsigned int BUSWIDTH = 32>
bool m_cur_is_pos [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::thr\_triggered\_port\_process(), and **DummySlave**< **BUSWIDTH** >::trigger\_output\_ports().

#### 4.6.3.7 m\_cur\_port\_name

```
template<unsigned int BUSWIDTH = 32>
std::string m_cur_port_name [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::thr\_triggered\_port\_process(), and **DummySlave**< **BUSWIDTH** >::trigger\_output\_ports().

## 4.6.3.8 m\_cur\_triggered\_val

```
template<unsigned int BUSWIDTH = 32>
bool m_cur_triggered_val [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::thr\_triggered\_port\_process(), and **DummySlave**< **BUSWIDTH** >::trigger\_output\_ports().

#### 4.6.3.9 m\_message

```
template<unsigned int BUSWIDTH = 32>
bool m_message [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::nb\_transport\_fw().

## 4.6.3.10 m\_name

```
template<unsigned int BUSWIDTH = 32>
std::string m_name [private]
```

Referenced by  $DummySlave < BUSWIDTH > ::monitor_inputs()$ , and  $DummySlave < BUSWIDTH > ::nb_ <math>\leftarrow$  transport\_fw().

## 4.6.3.11 m\_portmonitor

```
template<unsigned int BUSWIDTH = 32>
bool m_portmonitor [private]
```

Referenced by  $DummySlave < BUSWIDTH > ::monitor_inputs()$ , and  $DummySlave < BUSWIDTH > ::monitor_ports()$ .

## 4.6.3.12 output\_ports

```
template<unsigned int BUSWIDTH = 32>
std::map<std::string, sc_core::sc_out<bool>*> output_ports [private]
```

Referenced by DummySlave< BUSWIDTH >::add\_output\_port(), DummySlave< BUSWIDTH >::set -\_output\_ports(), DummySlave< BUSWIDTH >::thr\_triggered\_port\_process(), and DummySlave<
BUSWIDTH >::trigger\_output\_ports().

#### 4.6.3.13 output\_val\_ports

```
template<unsigned int BUSWIDTH = 32>
std::map<std::string, bool> output_val_ports [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::add\_output\_port().

4.7 RAM < BUSWIDTH > 39

#### 4.6.3.14 regs

```
template<unsigned int BUSWIDTH = 32>
RegisterInterface regs [private]
```

Referenced by **DummySlave**< **BUSWIDTH** >::init\_registers(), **DummySlave**< **BUSWIDTH** >::mth\_reset(), and **DummySlave**< **BUSWIDTH** >::nb\_transport\_fw().

#### 4.6.3.15 rst

```
template<unsigned int BUSWIDTH = 32>
sc_core::sc_in<bool> rst
```

Referenced by **DummySlave**< **BUSWIDTH** >::**DummySlave()**.

## 4.6.3.16 target\_socket

```
template<unsigned int BUSWIDTH = 32>
tlm_utils::simple_target_socket< DummySlave, BUSWIDTH> target_socket
```

Referenced by **DummySlave**< **BUSWIDTH** >::**DummySlave**(), and **DummySlave**< **BUSWIDTH** >::**nb**\_  $\leftarrow$  **transport\_fw()**.

The documentation for this class was generated from the following file:

• common/ DummySlave.h

## 4.7 RAM< BUSWIDTH >

```
#include "memory.h"
```

Inheritance diagram for RAM< BUSWIDTH >:



#### **Public Member Functions**

- RAM (sc\_core::sc\_module\_name name, sc\_dt::uint64 size, bool message=false)
  - **RAM** (p. 39).
- $\sim$ RAM ()

**RAM** (p. 39).

• void **dump\_memory** (sc\_dt::uint64 offset, unsigned int len)

dump\_memory

• std::string get\_name ()

get\_name

• tlm::tlm\_sync\_enum **nb\_transport\_fw** (tlm::tlm\_generic\_payload &trans, tlm::tlm\_phase &phase, sc\_core ← ::sc\_time &delay)

nb\_transport\_fw

## **Public Attributes**

tlm\_utils::simple\_target\_socket
 RAM, BUSWIDTH > socket

#### **Private Attributes**

- unsigned char \* data
- bool m message
- std::string m\_name
- sc dt::uint64 size

#### 4.7.1 Constructor & Destructor Documentation

## 4.7.1.1 RAM()

**RAM** (p. 39).

RAM (p. 39) Constructure

#### **Parameters**

| name    | Reference to sc_module name |
|---------|-----------------------------|
| size    | Reference to the ram size   |
| message | To enable message log       |

References RAM< BUSWIDTH >::data, RAM< BUSWIDTH >::nb\_transport\_fw(), RAM< BUSWIDTH > $\leftrightarrow$  ::size, and RAM< BUSWIDTH >::socket.

## 4.7.1.2 ∼RAM()

```
template<unsigned int BUSWIDTH = 32> \sim RAM () [inline]
```

RAM (p. 39) Destructure

References RAM< BUSWIDTH >::data.

## 4.7.2 Member Function Documentation

## 4.7.2.1 dump\_memory()

dump\_memory

Show memory regions

4.7 RAM < BUSWIDTH > 41

#### **Parameters**

| offset | The ram offset |
|--------|----------------|
| len    | The ram size   |

References RAM< BUSWIDTH >::data, RAM< BUSWIDTH >::m name, and RAM< BUSWIDTH >::size.

#### 4.7.2.2 get name()

```
template<unsigned int BUSWIDTH = 32>
std::string get_name () [inline]
```

get\_name

Using to get the name of Ram.

References RAM< BUSWIDTH >::m\_name.

#### 4.7.2.3 nb transport fw()

nb\_transport\_fw

Implements the non-blocking backward transport interface for the initiator.

## **Parameters**

| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
|-------|----------------------------------------------------------------------------------------------------------------------|
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

#### Returns

tlm::tlm\_sync\_enum Enumeration indicating the synchronization state of the transaction:

- TLM\_ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM\_UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM\_COMPLETED: Transaction is completed immediately, and no further phases will occur.

References RAM< BUSWIDTH>::m\_message, RAM< BUSWIDTH>::m\_name, RAM< BUSWIDTH>::size, and RAM< BUSWIDTH>::socket.

Referenced by RAM< BUSWIDTH >::RAM().

## 4.7.3 Member Data Documentation

#### 4.7.3.1 data

```
template<unsigned int BUSWIDTH = 32>
unsigned char* data [private]
```

Referenced by RAM< BUSWIDTH >::RAM(), RAM< BUSWIDTH >:: $\sim$ RAM(), RAM< BUSWIDTH >::dump $\leftarrow$ \_memory(), and RAM< BUSWIDTH >::nb\_transport\_fw().

#### 4.7.3.2 m message

```
template<unsigned int BUSWIDTH = 32>
bool m_message [private]
```

Referenced by RAM< BUSWIDTH >::nb\_transport\_fw().

#### 4.7.3.3 m\_name

```
template<unsigned int BUSWIDTH = 32>
std::string m_name [private]
```

Referenced by RAM< BUSWIDTH >::dump\_memory(), RAM< BUSWIDTH >::get\_name(), and RAM< BUSWIDTH >::nb\_transport\_fw().

## 4.7.3.4 size

```
template<unsigned int BUSWIDTH = 32>
sc_dt::uint64 size [private]
```

Referenced by RAM< BUSWIDTH >::RAM(), RAM< BUSWIDTH >::dump\_memory(), and RAM< BUSWIDTH >::nb\_transport\_fw().

## 4.7.3.5 socket

```
template<unsigned int BUSWIDTH = 32>
tlm_utils::simple_target_socket< RAM, BUSWIDTH> socket
```

Referenced by RAM< BUSWIDTH >::RAM(), and RAM< BUSWIDTH >::nb\_transport\_fw().

The documentation for this class was generated from the following file:

· common/ memory.h

# 4.8 Register

#include "Registerif.h"

4.8 Register 43

#### **Public Types**

• using **Callback** = std::function<void(const std::string&, uint32\_t, uint32\_t, uint32\_t, uint32\_t, uint32\_t)>

#### **Public Member Functions**

· Register ()

Register (p. 42).

 Register (std::string name, uint64\_t address, uint32\_t init, uint32\_t mask, uint32\_t ch, REGPERMIS-SION permission)

Register (p. 42).

∼Register ()

 $\sim$ Register Destructure

uint64\_t get\_address ()

get\_address Return the register base address

• std::string **get\_name** ()

get name Return the register name

• uint32\_t get\_value () const

get\_value Return the register value

Register & operator= (uint32\_t new\_value)

operator= To set new value for the rigster

· void reset ()

reset To reset register to initialization value

• void set\_callback ( Callback cb)

operator= Using to register call back function for the register

• void set\_readonly\_value (uint32\_t new\_value)

set\_value Using for developer to set read only register value

• void set\_value (uint32\_t new\_value)

set\_value Using to set register value

#### **Private Attributes**

- uint64\_t address
- · Callback callback
- · const uint32 t ch
- const uint32\_t init\_val
- uint32\_t mask
- std::string name
- const REGPERMISSION permission
- uint32\_t value

## 4.8.1 Member Typedef Documentation

## 4.8.1.1 Callback

using Callback = std::function<void(const std::string&, uint32\_t, uint32\_t, uint32\_t, uint32 $\leftarrow$ \_t)>

## 4.8.2 Constructor & Destructor Documentation

## 4.8.2.1 Register() [1/2]

```
Register () [inline]
```

Register (p. 42).

Default Constructure (this function does not refer to use)

## 4.8.2.2 Register() [2/2]

## Register (p. 42).

Constructure

#### **Parameters**

| name       | The register name                                               |
|------------|-----------------------------------------------------------------|
| address    | The register base address                                       |
| init       | The register initialization value                               |
| mask       | The register mask                                               |
| ch         | The register channel                                            |
| permission | Indicating this register is read /write or read only permission |

## 4.8.2.3 ∼Register()

```
\sim Register () [inline]
```

 $\sim$ Register Destructure

## 4.8.3 Member Function Documentation

## 4.8.3.1 get\_address()

```
uint64_t get_address () [inline]
```

get\_address Return the register base address

References address.

4.8 Register 45

#### 4.8.3.2 get\_name()

```
std::string get_name () [inline]
```

get\_name Return the register name

References name.

## 4.8.3.3 get\_value()

```
uint32_t get_value () const [inline]
```

get\_value Return the register value

References value.

## 4.8.3.4 operator=()

operator= To set new value for the rigster

#### **Parameters**

| Γ |
|---|
|---|

References callback, ch, mask, name, permission, READWRITE, and value.

#### 4.8.3.5 reset()

```
void reset () [inline]
```

reset To reset register to initialization value

References init\_val, and value.

## 4.8.3.6 set\_callback()

operator= Using to register call back function for the register

#### **Parameters**

cb The address of call back function

References callback.

#### 4.8.3.7 set\_readonly\_value()

set\_value Using for developer to set read only register value

#### **Parameters**

| new_value | The new value that is wrote into this register |
|-----------|------------------------------------------------|
|-----------|------------------------------------------------|

References mask, permission, READONLY, and value.

## 4.8.3.8 set\_value()

set\_value Using to set register value

#### **Parameters**

References callback, ch, mask, name, permission, READWRITE, and value.

## 4.8.4 Member Data Documentation

# 4.8.4.1 address

```
uint64_t address [private]
```

Referenced by get\_address().

#### 4.8.4.2 callback

```
Callback callback [private]
```

Referenced by operator=(), set\_callback(), and set\_value().

## 4.8.4.3 ch

```
const uint32_t ch [private]
```

Referenced by **operator=()**, and **set\_value()**.

## 4.8.4.4 init\_val

```
const uint32_t init_val [private]
```

Referenced by reset().

4.9 RegisterInterface 47

#### 4.8.4.5 mask

```
uint32_t mask [private]
```

Referenced by operator=(), set\_readonly\_value(), and set\_value().

#### 4.8.4.6 name

```
std::string name [private]
```

Referenced by get\_name(), operator=(), and set\_value().

#### 4.8.4.7 permission

```
const REGPERMISSION permission [private]
```

Referenced by operator=(), set\_readonly\_value(), and set\_value().

#### 4.8.4.8 value

```
uint32_t value [private]
```

Referenced by get\_value(), operator=(), reset(), set\_readonly\_value(), and set\_value().

The documentation for this class was generated from the following file:

· common/ Registerif.h

# 4.9 RegisterInterface

```
#include "Registerif.h"
```

## **Public Member Functions**

void add\_register (std::string name, uint64\_t address, uint32\_t init, uint32\_t mask, uint32\_t ch, REGPER-MISSION permission)

add\_register

• void dump\_registers ()

update\_register Using to show all register informations

Register & operator[] (std::string name)

add\_register The operator to get register by name for example this->reg[name]

Register & operator[] (uint64\_t address)

operator[] The operator to get register by address for example this->reg[addr]

• void reset\_regs ()

update\_register Using to reset registers

• void set\_register\_callback (const std::string &name, Register::Callback cb)

update\_register Using to register register callback function

void update\_register (uint64\_t address, uint32\_t value)

update\_register Using to update the value of register with specific address

## **Private Attributes**

• std::map< std::string, Register > registers

## 4.9.1 Member Function Documentation

## 4.9.1.1 add\_register()

```
void add_register (
    std::string name,
    uint64_t address,
    uint32_t init,
    uint32_t mask,
    uint32_t ch,
    REGPERMISSION permission) [inline]
```

add\_register

Constructure

#### **Parameters**

| name       | The register name                                               |
|------------|-----------------------------------------------------------------|
| address    | The register base address                                       |
| init       | The register initialization value                               |
| mask       | The register mask                                               |
| ch         | The register channel                                            |
| permission | Indicating this register is read /write or read only permission |

References registers.

# 4.9.1.2 dump\_registers()

```
void dump_registers () [inline]
```

update\_register Using to show all register informations

References registers.

## 4.9.1.3 operator[]() [1/2]

```
Register & operator[] (
          std::string name) [inline]
```

add\_register The operator to get register by name for example this->reg[name]

4.9 RegisterInterface 49

#### **Parameters**

| name | The register name |
|------|-------------------|
|------|-------------------|

Returns

Register (p. 42) object with corresponding name

References registers.

## 4.9.1.4 operator[]() [2/2]

operator[] The operator to get register by address for example this->reg[addr]

**Parameters** 

| address | The register address |
|---------|----------------------|
|---------|----------------------|

Returns

Register (p. 42) object with corresponding address

References registers.

## 4.9.1.5 reset\_regs()

```
void reset_regs () [inline]
```

update\_register Using to reset registers

References registers.

Referenced by DMAC< BUSWIDTH >::mth\_reset(), and DummySlave< BUSWIDTH >::mth\_reset().

## 4.9.1.6 set\_register\_callback()

update\_register Using to register register callback function

#### **Parameters**

| name | The register name                 |
|------|-----------------------------------|
| cb   | The address of call back function |

References registers.

Referenced by DMAC< BUSWIDTH >::init\_registers(), and DummySlave< BUSWIDTH >::init\_registers().

## 4.9.1.7 update\_register()

update\_register Using to update the value of register with specific address

#### **Parameters**

| address | The register address |
|---------|----------------------|
|---------|----------------------|

## Returns

value The new value that is wrote into this register

References registers.

Referenced by  $DMAC < BUSWIDTH > :::nb_transport_fw()$ , and  $DummySlave < BUSWIDTH > :::nb_ <math>\leftarrow transport_fw()$ .

#### 4.9.2 Member Data Documentation

## 4.9.2.1 registers

```
std::map<std::string, Register> registers [private]
```

Referenced by add\_register(), dump\_registers(), operator[](), reset\_regs(), set\_register\_collback(), and update\_register().

The documentation for this class was generated from the following file:

· common/ Registerif.h

# 4.10 Target < BUSWIDTH >

```
#include "target.h"
```

Inheritance diagram for Target < BUSWIDTH >:



## **Public Member Functions**

Target (sc\_core::sc\_module\_name name)
 Target (p. 50).

## **Public Attributes**

 $\bullet \ \, \text{tlm\_utils::simple\_target\_socket} < \ \, \textbf{Target}, \ \, \text{BUSWIDTH} > \ \, \textbf{target\_socket}$ 

#### **Private Member Functions**

• tlm::tlm\_sync\_enum **nb\_transport\_fw** (tlm::tlm\_generic\_payload &trans, tlm::tlm\_phase &phase, sc\_core ← ::sc\_time &delay)

```
nb_transport_fw
```

#### **Private Attributes**

• std::string m\_name

## 4.10.1 Constructor & Destructor Documentation

#### 4.10.1.1 Target()

**Target** (p. 50).

Target (p. 50) Constructure

#### **Parameters**

| name | Reference to sc_module name |
|------|-----------------------------|
|------|-----------------------------|

References Target < BUSWIDTH >::nb\_transport\_fw(), and Target < BUSWIDTH >::target\_socket.

## 4.10.2 Member Function Documentation

## 4.10.2.1 nb\_transport\_fw()

nb\_transport\_fw

Implements the non-blocking backward transport interface for the initiator.

#### **Parameters**

| trans | Reference to the generic payload object containing the transaction details such as command, address, and data.       |
|-------|----------------------------------------------------------------------------------------------------------------------|
| phase | Reference to the transaction phase. The current phase of the transaction, which may be updated by the function.      |
| delay | Reference to the annotated delay. Specifies the timing delay for the transaction and may be updated by the function. |

#### Returns

tlm::tlm\_sync\_enum Enumeration indicating the synchronization state of the transaction:

- TLM\_ACCEPTED: Transaction is accepted, and no immediate further action is required.
- TLM\_UPDATED: Transaction phase has been updated. The initiator should check the new phase.
- TLM\_COMPLETED: Transaction is completed immediately, and no further phases will occur.

```
References Target < BUSWIDTH >::m_name, and Target < BUSWIDTH >::target_socket.
```

Referenced by Target < BUSWIDTH >::Target().

#### 4.10.3 Member Data Documentation

## 4.10.3.1 m\_name

```
template<unsigned int BUSWIDTH = 32>
std::string m_name [private]
```

Referenced by Target < BUSWIDTH >::nb\_transport\_fw().

## 4.10.3.2 target\_socket

```
template<unsigned int BUSWIDTH = 32>
tlm_utils::simple_target_socket< Target, BUSWIDTH> target_socket
```

Referenced by Target < BUSWIDTH >::Target(), and Target < BUSWIDTH >::nb\_transport\_fw().

The documentation for this class was generated from the following file:

· common/ target.h

# **Chapter 5**

# **File Documentation**

## 5.1 common/bus.h File Reference

```
#include <systemc>
#include <tlm>
#include <tlm_utils/simple_initiator_socket.h>
#include <tlm_utils/simple_target_socket.h>
#include <tlm_utils/multi_passthrough_initiator_socket.h>
#include <tlm_utils/multi_passthrough_target_socket.h>
#include <tlm_utils/peq_with_cb_and_phase.h>
#include <map>
#include <vector>
#include <mutex>
```

## Classes

- class BUS< BUSWIDTH, DATA\_WIDTH >
- struct BUS< BUSWIDTH, DATA\_WIDTH >::address

## **Typedefs**

• typedef sc\_core::sc\_in< bool > sc\_clk\_in

## **Enumerations**

```
    enum BUS_TYPE { AXI32 = 32 , AXI64 = 64 , APB = 32 }
    enum DATAWIDTH {
        D8BIT = 8 , D16BIT = 16 , D32BIT = 32 , D64BIT = 64 ,
        D128BIT = 128 }
```

## 5.1.1 Typedef Documentation

# 5.1.1.1 sc\_clk\_in

typedef sc\_core::sc\_in<bool> sc\_clk\_in

54 File Documentation

# 5.1.2 Enumeration Type Documentation

# 5.1.2.1 BUS\_TYPE

enum BUS\_TYPE

#### Enumerator

| AXI32 |  |
|-------|--|
| AXI64 |  |
| APB   |  |

#### 5.1.2.2 DATAWIDTH

enum DATAWIDTH

#### Enumerator

| D8BIT   |  |
|---------|--|
| D16BIT  |  |
| D32BIT  |  |
| D64BIT  |  |
| D128BIT |  |

## 5.2 common/DMAC.h File Reference

```
#include <systemc>
#include <tlm>
#include <tlm_utils/simple_initiator_socket.h>
#include <tlm_utils/simple_target_socket.h>
#include <tlm_utils/multi_passthrough_initiator_socket.h>
#include <tlm_utils/multi_passthrough_target_socket.h>
#include <map>
#include <vector>
#include <iostream>
#include <list>
#include <cstdint>
#include "Registerif.h"
```

#### Classes

class DMAC< BUSWIDTH >

## **Macros**

- #define DMA\_MAX\_CH 256
- #define **DMAACK**(i) (0xC20 + 0x04\*(i))
- #define **DMACHEN**(i) (0xC60 + 0x04\*(i))
- #define **DMADATALENGTH**(i) (0x800 + 0x04\*(i))
- #define **DMADESADDR**(i) (0x00 + 0x04\*(i))
- #define **DMAINT**(i) (0xC40 + 0x04\*(i))
- #define **DMAREQ**(i) (0xC00 + 0x04\*(i))
- #define **DMASRCADDR**(i) (0x400 + 0x04\*(i))

56 File Documentation

## 5.2.1 Macro Definition Documentation

#### 5.2.1.1 DMA MAX CH

```
#define DMA_MAX_CH 256
```

Referenced by DMAC< BUSWIDTH >::DMAC(), DMAC< BUSWIDTH >::init\_registers(), and DMAC< BUSWIDTH >::mth\_request\_signals().

#### 5.2.1.2 DMAACK

```
#define DMAACK( i) \ (0 \\ \text{xc20} \ + \ 0 \\ \text{x04*(i))}
```

Referenced by DMAC< BUSWIDTH >::init\_registers(), and DMAC< BUSWIDTH >::thr\_priority\_process().

#### 5.2.1.3 **DMACHEN**

Referenced by DMAC< BUSWIDTH >::init\_registers(), DMAC< BUSWIDTH >::mth\_request\_signals(), and DMAC< BUSWIDTH >::thr\_priority\_process().

## 5.2.1.4 DMADATALENGTH

Referenced by DMAC < BUSWIDTH >::init\_registers(), and DMAC < BUSWIDTH >::thr\_DMA\_run\_process().

## 5.2.1.5 DMADESADDR

Referenced by DMAC< BUSWIDTH >::init\_registers(), and DMAC< BUSWIDTH >::nb\_transport\_bw().

## 5.2.1.6 **DMAINT**

Referenced by DMAC< BUSWIDTH >::init\_registers(), and DMAC< BUSWIDTH >::thr\_priority\_process().

#### 5.2.1.7 **DMAREQ**

Referenced by  $\,$  DMAC< BUSWIDTH $>::init\_registers()$ .

#### 5.2.1.8 DMASRCADDR

Referenced by DMAC< BUSWIDTH >::init\_registers(), DMAC< BUSWIDTH >::nb\_transport\_bw(), and DMAC< BUSWIDTH >::thr\_DMA\_run\_process().

# 5.3 common/DummyMaster.h File Reference

```
#include <systemc>
#include <tlm>
#include <tlm_utils/simple_initiator_socket.h>
#include <tlm_utils/simple_target_socket.h>
#include <tlm_utils/multi_passthrough_initiator_socket.h>
#include <tlm_utils/multi_passthrough_target_socket.h>
#include <map>
#include <vector>
#include <iostream>
#include <cstdint>
#include "Registerif.h"
#include "bus.h"
```

#### Classes

- class DummyMaster< BUSWIDTH >
- struct DummyMaster< BUSWIDTH >::localdata

# 5.4 common/DummySlave.h File Reference

```
#include <systemc>
#include <tlm>
#include <tlm_utils/simple_initiator_socket.h>
#include <tlm_utils/simple_target_socket.h>
#include <tlm_utils/multi_passthrough_initiator_socket.h>
#include <tlm_utils/multi_passthrough_target_socket.h>
#include <map>
#include <vector>
#include <iostream>
#include <cstdint>
#include "Registerif.h"
```

58 File Documentation

#### Classes

class DummySlave< BUSWIDTH >

#### **Macros**

• #define DUMMYRESULT 0x00

## 5.4.1 Macro Definition Documentation

## 5.4.1.1 DUMMYRESULT

```
#define DUMMYRESULT 0x00
```

Referenced by **DummySlave**< **BUSWIDTH** >::init\_registers().

## 5.5 common/Inverter.h File Reference

```
#include <systemc.h>
```

#### **Functions**

• SC\_MODULE (Inverter)

## 5.5.1 Function Documentation

## 5.5.1.1 SC\_MODULE()

```
SC_MODULE (
Inverter )
```

# 5.6 common/memory.h File Reference

```
#include <systemc>
#include <tlm>
#include <tlm_utils/simple_initiator_socket.h>
#include <tlm_utils/simple_target_socket.h>
#include <tlm_utils/multi_passthrough_initiator_socket.h>
#include <tlm_utils/multi_passthrough_target_socket.h>
#include <map>
#include <vector>
#include <iostream>
#include <cstdint>
#include <iomanip>
```

#### **Classes**

class RAM
 BUSWIDTH

# 5.7 common/Registerif.h File Reference

```
#include <unordered_map>
#include <map>
#include <string>
#include <cstdint>
#include <stdexcept>
#include <memory>
#include <stdio.h>
#include <iostream>
```

#### Classes

- class Register
- · class RegisterInterface

#### **Enumerations**

• enum REGPERMISSION { READWRITE = 0, READONLY = 1 }

# 5.7.1 Enumeration Type Documentation

## 5.7.1.1 REGPERMISSION

```
enum REGPERMISSION
```

#### **Enumerator**

| READWRITE |  |
|-----------|--|
| READONLY  |  |

## 5.8 common/target.h File Reference

```
#include <systemc>
#include <tlm>
#include <tlm_utils/simple_initiator_socket.h>
#include <tlm_utils/simple_target_socket.h>
#include <tlm_utils/multi_passthrough_initiator_socket.h>
#include <tlm_utils/multi_passthrough_target_socket.h>
#include <map>
#include <vector>
#include <iostream>
#include <cstdint>
```

#### Classes

class Target < BUSWIDTH >

60 File Documentation

# Index

```
\simBUS
                                                        nb_transport_fw, 10
    BUS < BUSWIDTH, DATA_WIDTH >, 8
                                                        target_sockets, 13
\simDMAC
                                                        TS handle begin req, 11
    DMAC< BUSWIDTH >, 16
                                                   BUS < BUSWIDTH, DATA WIDTH >::address, 14
                                                        addr, 14
\simRAM
    RAM< BUSWIDTH >, 40
                                                        id, 14
\simRegister
                                                        size, 14
    Register, 44
                                                   bus.h
                                                        APB, 55
add input port
                                                        AXI32, 55
    DummySlave < BUSWIDTH >, 32
                                                        AXI64, 55
add output port
                                                        BUS TYPE, 54
    DummySlave < BUSWIDTH >, 32
                                                        D128BIT, 55
add register
                                                        D16BIT, 55
    RegisterInterface, 48
                                                        D32BIT, 55
addr
                                                        D64BIT, 55
    BUS < BUSWIDTH, DATA WIDTH >::address, 14
                                                        D8BIT, 55
address
                                                        DATAWIDTH, 55
    Register, 46
                                                        sc clk_in, 53
address_mapping
                                                   BUS_TYPE
    BUS < BUSWIDTH, DATA_WIDTH >, 12
                                                        bus.h, 54
APB
    bus.h, 55
                                                   Callback
AXI32
                                                        Register, 43
    bus.h, 55
                                                   callback
AXI64
                                                        Register, 46
    bus.h, 55
                                                   cb DMAREQ
                                                        DMAC< BUSWIDTH >, 17
                                                   cb DUMMYRESULT
    BUS< BUSWIDTH, DATA_WIDTH >, 8
                                                        {\tt DummySlave} {< \tt BUSWIDTH>, 32}
BUS < BUSWIDTH, DATA_WIDTH >, 7
                                                   ch
    \simBUS, 8
                                                        Register, 46
    address_mapping, 12
                                                   clk
    BUS, 8
                                                        DMAC< BUSWIDTH >, 20
    copy tlm generic payload, 9
                                                        DummyMaster < BUSWIDTH >, 28
    current trans, 12
                                                        DummySlave < BUSWIDTH >, 36
    e forward tran, 12
                                                   common/bus.h, 53
    foward_transaction_process, 9
                                                   common/DMAC.h, 55
    initiator sockets, 12
                                                   common/DummyMaster.h, 57
    m bind id, 12
                                                   common/DummySlave.h, 57
    m_bus_lock, 12
                                                   common/Inverter.h, 58
    m clk, 12
                                                   common/memory.h, 58
    m cur socket, 13
                                                   common/Registerif.h, 59
    m_current_ts_id, 13
                                                   common/target.h, 59
    m_message, 13
                                                   copy tlm generic payload
    m name, 13
                                                        BUS< BUSWIDTH, DATA_WIDTH >, 9
    m rst, 13
                                                        DMAC< BUSWIDTH >, 17
    mapping_target_sockets, 9
                                                   current trans
    mth_reset, 10
                                                        BUS < BUSWIDTH, DATA WIDTH >, 12
    nb_transport_bw, 10
                                                        DMAC< BUSWIDTH >, 20
```

| D128BIT                      | thr_DMA_run_process, 20                |
|------------------------------|----------------------------------------|
| bus.h, 55                    | thr_priority_process, 20               |
| D16BIT                       | DMAC.h                                 |
| bus.h, 55                    | DMA_MAX_CH, 56                         |
| D32BIT                       | DMAACK, 56                             |
| bus.h, 55                    | DMACHEN, 56                            |
| D64BIT                       | DMADATALENGTH, 56                      |
| bus.h, 55                    | DMADESADDR, 56                         |
| D8BIT                        | DMAINT, 56                             |
| bus.h, 55                    | DMAREQ, 56                             |
|                              |                                        |
| data                         | DMASRCADDR, 57                         |
| RAM< BUSWIDTH >, 42          | DMACHEN                                |
| DATAWIDTH                    | DMAC.h, 56                             |
| bus.h, 55                    | DMADATALENGTH                          |
| DMA_ack                      | DMAC.h, 56                             |
| DMAC< BUSWIDTH >, 21         | DMADESADDR                             |
| DMA_int                      | DMAC.h, 56                             |
| DMAC< BUSWIDTH >, 21         | DMAINT                                 |
| DMA MAX CH                   | DMAC.h, 56                             |
| <br>DMAC.h, 56               | DMAREQ                                 |
| DMA reg                      | DMAC.h, 56                             |
| DMAC< BUSWIDTH >, 21         | DMASRCADDR                             |
| DMAACK                       | DMAC.h, 57                             |
| _                            |                                        |
| DMAC.h, 56                   | DummyMaster PLICAMETIA: 05             |
| DMAC                         | DummyMaster< BUSWIDTH >, 25            |
| DMAC< BUSWIDTH >, 16         | DummyMaster< BUSWIDTH >, 24            |
| DMAC < BUSWIDTH >, 15        | clk, 28                                |
| $\sim$ DMAC, 16              | DummyMaster, 25                        |
| cb_DMAREQ, 17                | e_reset, 28                            |
| clk, 20                      | get_received_32bit_data, 25            |
| copy_tlm_generic_payload, 17 | get_received_data, 25                  |
| current_trans, 20            | initiator_socket, 28                   |
| DMA ack, 21                  | m_message, 28                          |
| DMA_int, 21                  | m_name, 28                             |
| DMA reg, 21                  | nb_transport_bw, 26                    |
| DMAC, 16                     | reset_process, 26                      |
| •                            | <del>_</del>                           |
| e_DMA_forward, 21            | resetsystem, 27                        |
| e_DMA_request, 21            | rst, 28                                |
| e_DMA_run, 21                | Sentcustomtransaction, 27              |
| e_DMA_run_done, 22           | SentTransaction, 27                    |
| init_registers, 17           | tempdata, 29                           |
| initiator_socket, 22         | DummyMaster< BUSWIDTH >::localdata, 29 |
| m_cur_reg_ch, 22             | m_data, 29                             |
| m_cur_reg_name, 22           | m_length, 29                           |
| m_current_ch, 22             | DUMMYRESULT                            |
| m message, 22                | DummySlave.h, 58                       |
| m_name, 23                   | DummySlave                             |
| m running, 23                | DummySlave< BUSWIDTH >, 31             |
| m testmode, 23               | DummySlave < BUSWIDTH >, 30            |
| mth_request_signals, 17      | add_input_port, 32                     |
| _ · _ ·                      |                                        |
| mth_reset, 18                | add_output_port, 32                    |
| nb_transport_bw, 18          | cb_DUMMYRESULT, 32                     |
| nb_transport_fw, 19          | clk, 36                                |
| port_req_ids, 23             | DummySlave, 31                         |
| regs, 23                     | e_triggerd_port, 36                    |
| rst, 23                      | enable_monitor_clock, 33               |
| target_socket, 24            | end_of_elaboration, 33                 |
| thr_DMA_forward_process, 19  | init_registers, 33                     |
|                              | _ ·                                    |

| input_ports, 37                       | get_received_data                        |
|---------------------------------------|------------------------------------------|
| input_val_ports, 37                   | DummyMaster< BUSWIDTH >, 25              |
| m_clkmonitor, 37                      | get_value                                |
| m_cur_is_pos, 37                      | Register, 45                             |
| m_cur_port_name, 37                   |                                          |
| m cur triggered val, 37               | id                                       |
| m_message, 38                         | BUS< BUSWIDTH, DATA WIDTH >::address, 14 |
| m_name, 38                            | init registers                           |
| m_portmonitor, 38                     | DMAC< BUSWIDTH >, 17                     |
| monitor inputs, 33                    | DummySlave< BUSWIDTH >, 33               |
| — · ·                                 | init_val                                 |
| monitor_ports, 34                     | Register, 46                             |
| mth_reset, 34                         | initiator_socket                         |
| mth_synchronize_cycles, 34            |                                          |
| nb_transport_fw, 34                   | DMAC < BUSWIDTH >, 22                    |
| output_ports, 38                      | DummyMaster< BUSWIDTH >, 28              |
| output_val_ports, 38                  | initiator_sockets                        |
| read_input_ports, 35                  | BUS< BUSWIDTH, DATA_WIDTH >, 12          |
| regs, 38                              | input_ports                              |
| rst, 39                               | DummySlave < BUSWIDTH >, 37              |
| set_output_ports, 35                  | input_val_ports                          |
| target socket, 39                     | DummySlave < BUSWIDTH >, 37              |
| thr_triggered_port_process, 36        | Inverter.h                               |
| trigger_output_ports, 36              | SC_MODULE, 58                            |
| DummySlave.h                          |                                          |
| DUMMYRESULT, 58                       | m_bind_id                                |
| dump_memory                           | BUS< BUSWIDTH, DATA_WIDTH >, 12          |
| RAM< BUSWIDTH >, 40                   | m_bus_lock                               |
|                                       | BUS< BUSWIDTH, DATA_WIDTH >, 12          |
| dump_registers                        | m_clk                                    |
| RegisterInterface, 48                 | BUS< BUSWIDTH, DATA_WIDTH >, 12          |
| e_DMA_forward                         | m_clkmonitor                             |
| DMAC< BUSWIDTH >, 21                  | DummySlave< BUSWIDTH >, 37               |
| e_DMA_request                         | m_cur_is_pos                             |
| _ ·                                   | DummySlave< BUSWIDTH >, 37               |
| DMAC< BUSWIDTH >, 21                  | m_cur_port_name                          |
| e_DMA_run                             | DummySlave < BUSWIDTH >, 37              |
| DMAC< BUSWIDTH >, 21                  | ·                                        |
| e_DMA_run_done                        | m_cur_reg_ch                             |
| DMAC < BUSWIDTH >, 22                 | DMAC< BUSWIDTH >, 22                     |
| e_forward_tran                        | m_cur_reg_name                           |
| BUS $<$ BUSWIDTH, DATA_WIDTH $>$ , 12 | DMAC< BUSWIDTH >, 22                     |
| e_reset                               | m_cur_socket                             |
| DummyMaster< BUSWIDTH >, 28           | BUS $<$ BUSWIDTH, DATA_WIDTH $>$ , 13    |
| e_triggerd_port                       | m_cur_triggered_val                      |
| DummySlave < BUSWIDTH >, 36           | DummySlave< BUSWIDTH >, 37               |
| enable_monitor_clock                  | m_current_ch                             |
| DummySlave< BUSWIDTH >, 33            | DMAC < BUSWIDTH >, 22                    |
| end of elaboration                    | m_current_ts_id                          |
| DummySlave< BUSWIDTH >, 33            | BUS< BUSWIDTH, DATA_WIDTH >, 13          |
| <b>,</b> , ,                          | m_data                                   |
| foward_transaction_process            |                                          |
| BUS< BUSWIDTH, DATA_WIDTH >, 9        | m_length                                 |
|                                       | DummyMaster< BUSWIDTH >::localdata, 29   |
| get_address                           | m_message                                |
| Register, 44                          |                                          |
| get name                              | BUS< BUSWIDTH, DATA_WIDTH >, 13          |
| RAM< BUSWIDTH >, 41                   | DMAC < BUSWIDTH >, 22                    |
|                                       | DummyMaster< BUSWIDTH >, 28              |
| Register, 44                          | DummySlave BUSWIDTH >, 38                |
| get_received_32bit_data               | RAM $<$ BUSWIDTH $>$ , 42                |
| DummyMaster< BUSWIDTH >, 25           | m_name                                   |
|                                       |                                          |

| BUS $<$ BUSWIDTH, DATA_WIDTH $>$ , 13 | RAM < BUSWIDTH >, 40             |
|---------------------------------------|----------------------------------|
| DMAC< BUSWIDTH >, 23                  | RAM< BUSWIDTH >, 39              |
| DummyMaster< BUSWIDTH >, 28           | $\sim$ RAM, 40                   |
| DummySlave< BUSWIDTH >, 38            | data, 42                         |
| RAM< BUSWIDTH >, 42                   | dump_memory, 40                  |
| Target < BUSWIDTH >, 52               | get_name, 41                     |
| m_portmonitor                         | m_message, 42                    |
|                                       | _ ·                              |
| DummySlave < BUSWIDTH >, 38           | m_name, 42                       |
| m_rst                                 | nb_transport_fw, 41              |
| BUS< BUSWIDTH, DATA_WIDTH >, 13       | RAM, 40                          |
| m_running                             | size, 42                         |
| DMAC < BUSWIDTH >, 23                 | socket, 42                       |
| m_testmode                            | read_input_ports                 |
| DMAC < BUSWIDTH >, 23                 | DummySlave $<$ BUSWIDTH $>$ , 35 |
| mapping_target_sockets                | READONLY                         |
| BUS< BUSWIDTH, DATA_WIDTH >, 9        | Registerif.h, 59                 |
| mask                                  | READWRITE                        |
| Register, 46                          | Registerif.h, 59                 |
| monitor inputs                        | Register, 42                     |
| DummySlave < BUSWIDTH >, 33           | ~Register, 44                    |
| monitor_ports                         | address, 46                      |
| DummySlave< BUSWIDTH >, 34            | Callback, 43                     |
|                                       |                                  |
| mth_request_signals                   | callback, 46                     |
| DMAC< BUSWIDTH >, 17                  | ch, 46                           |
| mth_reset                             | get_address, 44                  |
| BUS $<$ BUSWIDTH, DATA_WIDTH $>$ , 10 | get_name, 44                     |
| DMAC < BUSWIDTH >, 18                 | get_value, 45                    |
| DummySlave< BUSWIDTH >, 34            | init_val, 46                     |
| mth_synchronize_cycles                | mask, 46                         |
| DummySlave < BUSWIDTH >, 34           | name, 47                         |
|                                       | operator=, 45                    |
| name                                  | permission, 47                   |
| Register, 47                          | Register, 44                     |
| nb_transport_bw                       | reset, 45                        |
| BUS< BUSWIDTH, DATA_WIDTH >, 10       | set_callback, 45                 |
| DMAC< BUSWIDTH >, 18                  | set_readonly_value, 45           |
| DummyMaster< BUSWIDTH >, 26           | set_value, 46                    |
| nb_transport_fw                       |                                  |
| BUS< BUSWIDTH, DATA_WIDTH >, 10       | value, 47                        |
| DMAC< BUSWIDTH >, 19                  | Registerif.h                     |
|                                       | READONLY, 59                     |
| DummySlave < BUSWIDTH >, 34           | READWRITE, 59                    |
| RAM< BUSWIDTH >, 41                   | REGPERMISSION, 59                |
| Target < BUSWIDTH >, 51               | RegisterInterface, 47            |
|                                       | add_register, 48                 |
| operator=                             | dump_registers, 48               |
| Register, 45                          | operator[], 48, 49               |
| operator[]                            | registers, 50                    |
| RegisterInterface, 48, 49             | reset_regs, 49                   |
| output_ports                          | set_register_callback, 49        |
| DummySlave < BUSWIDTH >, 38           | update_register, 49              |
| output_val_ports                      | registers                        |
| DummySlave< BUSWIDTH >, 38            |                                  |
| , , ,                                 | RegisterInterface, 50            |
| permission                            | REGPERMISSION                    |
| Register, 47                          | Registerif.h, 59                 |
| port_req_ids                          | regs                             |
| DMAC< BUSWIDTH >, 23                  | DMAC< BUSWIDTH >, 23             |
|                                       | DummySlave< BUSWIDTH >, 38       |
| RAM                                   | reset                            |
|                                       |                                  |

Register, 45 trigger\_output\_ports reset process DummySlave < BUSWIDTH >, 36 DummyMaster < BUSWIDTH >, 26 TS\_handle\_begin\_req BUS < BUSWIDTH, DATA\_WIDTH >, 11 reset\_regs RegisterInterface, 49 update\_register resetsystem RegisterInterface, 49 DummyMaster< BUSWIDTH >, 27 rst value DMAC< BUSWIDTH >, 23 Register, 47 DummyMaster< BUSWIDTH >, 28 DummySlave < BUSWIDTH >, 39 sc\_clk\_in bus.h, 53 SC MODULE Inverter.h, 58 Sentcustomtransaction DummyMaster< BUSWIDTH >, 27 SentTransaction DummyMaster < BUSWIDTH >, 27 set\_callback Register, 45 set\_output\_ports DummySlave < BUSWIDTH >, 35 set\_readonly\_value Register, 45 set\_register\_callback RegisterInterface, 49 set\_value Register, 46 size BUS < BUSWIDTH, DATA WIDTH >::address, 14 RAM< BUSWIDTH >, 42 socket RAM< BUSWIDTH >, 42 Target Target < BUSWIDTH >, 51 Target < BUSWIDTH >, 50 m\_name, 52 nb\_transport\_fw, 51 Target, 51 target\_socket, 52 target\_socket DMAC< BUSWIDTH >, 24 DummySlave < BUSWIDTH >, 39 Target < BUSWIDTH >, 52 target\_sockets BUS < BUSWIDTH, DATA\_WIDTH >, 13 tempdata DummyMaster< BUSWIDTH >, 29 thr\_DMA\_forward\_process DMAC< BUSWIDTH >, 19 thr DMA run process DMAC< BUSWIDTH >, 20 thr\_priority\_process DMAC< BUSWIDTH >, 20 thr\_triggered\_port\_process

DummySlave < BUSWIDTH >, 36