University of Florida

#### EEL 3701 — Digital Logic & Computer Systems

Department of Electrical & Computer Engineering

Revision 1

Class #: 12478 Kevin Lovell

Dupuis, Connor

Page 1/6

Lab 5 Report: Example State Machine: Traffic-Light Controller

Month Day, Year

# PRE-LAB QUESTIONS OR EXERCISES

N/A

## PROBLEMS ENCOUNTERED

N/A

# REQUIREMENTS NOT MET

N/A

## **FUTURE WORK/APPLICATIONS**

This lab had us create a traffic light controller, which can already be applied to future applications because it is something that is already used daily. This lab also introduced us to more in-depth state machines and how we can create diagrams to help aid us in the creation of these state machines. The use of VHDL code instead of creating large amounts of combinatorial logic is also something that may help us in the future.

Page 2/6

Lab 5 Report: Example State Machine: Traffic-Light Controller

Kevin Lovell Month Day, Year

# PRE-LAB REQUIREMENTS (Design, Schematic, ASM Chart, VHDL, etc.)

### **ASM Chart:**



Department of Electrical & Computer Engineering

Revision 1

Class #: 12478 Kevin Lovell Month Day, Year

Dupuis, Connor

Page 3/6

# Lab 5 Report: Example State Machine: Traffic-Light Controller

## **Next State Truth Table:**

|                |         |     |                |    |    | $D_3$ | $D_z$ | D, | Do             |   |     |     |
|----------------|---------|-----|----------------|----|----|-------|-------|----|----------------|---|-----|-----|
| Q <sub>3</sub> | $Q_{z}$ | 0,  | Q <sub>o</sub> | EV | CW | Q,    | Q,    | Q, | Q <sup>†</sup> | G | Y   | R   |
| 0              | 0       | 0   | 0              | 0  | X  | 0     | 0     | 0  | l              | 1 | 0   | 0   |
| 0              | 0       | 0   | 0              | ١  | χ  | ٥     | ١     | ١  | l              | ٥ | 1   | ٥   |
| 0              | 0       | 0   | 1              | 0  | X  | 0     | 0     | ١  | 0              | ı | 0   | 0   |
| 0              | 0       | 0   | ١              | 1  | X  | 0     | (     | l  | 1              | 0 | (   | 0   |
| 0              | 0       | l   | 0              | 0  | X  | ٥     | 0     | ١  | ١              | 1 | 0   | S   |
| 0              | 0       | l   | 0              | ı  | X  | 0     | l     | 1  | ١              | ۵ | ١   | 0   |
| 0              | 0       | ı   | ١              | 0  | X  | 0     | 1     | 0  | 0              | l | 0   | 0   |
| 0              | 0       | l   | 1              | ١  | ×  | 0     | ١     | ١  | 1              | 0 | 1   | ٥   |
| 0              | (       | 0   | ٥              | 0  | X  | ۵     | ١     | 0  | ١              | ١ | 0   | 0   |
| 0              | 1       | 0   | ٥              | ı  | X  | 0     | ١     | ١  | 1              | 0 | - 1 | 0   |
| 0              | 1       | 0   | ١              | 0  | 0  | 0     | 0     | 0  | 0              | ١ | 0   | 0   |
| 0              | 1       | 0   | - 1            | 0  | ı  | 0     | ı     | l  | 0              | ١ | 0   | 0   |
| 0              | 1       | 0   | ١              | ١  | ×  | ٥     | 1     | ١  | - 1            | ٥ | ١   | 0   |
| 0              | - 1     | ١   | ٥              | *  | X  | ٥     | 1     | ١  | ١              | ٥ | - \ | 0   |
| 0              | - 1     | l   | 1              | ×  | ×  | \     | 0     | 0  | 0              | 0 | 1   | 0   |
| - 1            | 0       | 0   | 0              | *  | *  | ١     | 0     | 0  | ١              | 0 | C   | \   |
|                | 0       | 0   | ١              | X  | ×  | 1     | 0     | l  | 0              | ٥ | C   | )   |
|                | 0       | - 1 | ٥              | ×  | ×  | - 1   | 0     | l  | 1              | ٥ | · C | ۱ د |
|                | 0       | - 1 | ١              | 0  | *  | ٥     | ٥     | ٥  | 0              | C |     | )   |
|                | 0       | 1   | ١              | 1  | *  | 1     | 0     | l  | ١              | ٥ | C   | )   |

## **Design/Simulation:**

Lab 5 Part 1
Name: Connor Dupuis
Class: 12478
PI Name: Kevin Lovell
Description: Implementaion of VHDL code



#### EEL 3701 — Digital Logic & Computer Systems

Department of Electrical & Computer Engineering

Revision 1

Dupuis, Connor Class #: 12478

Page 4/6

## Lab 5 Report: Example State Machine: Traffic-Light Controller

Kevin Lovell Month Day, Year



The first section has no emergency vehicle and no car waiting so the light always remains green.

Car waiting turns true, so when the end of the current cycle occurs the light turns yellow for two clocks and red for four and finally goes back to green. An emergency vehicle approaches so the light immediately turns yellow for at least one clock, but no more than two, then turns red for four clocks. Because there is no more emergency vehicle it goes back to green. Department of Electrical & Computer Engineering

AND((Q3)OR(Q2)OR(NOT Q1)OR(NOT Q0)OR(EV))
AND((Q3)OR(NOT Q2)OR(Q1)OR(NOT Q0)OR(EV)OR(CW))

#### Revision 1

Dupuis, Connor Class #: 12478

Page 5/6

### Lab 5 Report: Example State Machine: Traffic-Light Controller

Kevin Lovell Month Day, Year

#### **VHDL Code:**

```
library ieee; use ieee.std_logic_1164.all;
entity Lab5_DFF_Traf_Cont is port (
                                 Q3, Q2, Q1, Q0: in std_logic;
                                 EV, CW: in std_logic;
                                 D3, D2, D1, D0: out std_logic;
                                 G, Y, R: out std_logic
);
end Lab5_DFF_Traf_Cont;
architecture logic OF Lab5_DFF_Traf_Cont IS
begin
--D3 = (/Q3*Q2*Q1*Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*/Q1*Q0) + (Q3*/Q2*Q1*Q0) + (Q3*/Q2*Q1*/Q0) + (Q3*/Q2*Q1*Q0) + (Q3*/Q2*Q1
(/O3*/O2*/O1*/O0*EV) + (/O3*/O2*/O1*O0*EV) + (/O3*/O2*O1*/O0*EV) + (/O3*/O2*O1*/O0*EV) + (/O3*/O2*/O1*/O0*EV) + (/O3*/O2*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1*/O0*/O1
EV)+(/Q3*Q2*/Q1*/Q0*EV)+(/Q3*Q2*/Q1*Q0*/EV*CW)+<math>(/Q3*Q2*/Q1*Q0*EV)+(/Q3*Q2*Q1*/Q0)
Q1+/Q0+EV)
--D0 =
O3+O2+/O1+/O0+EV)
0*/EV*/CW) (/Q3*Q2*/Q1*Q0*/EV*CW)+(Q3*/Q2*Q1*Q0*/EV)
(/Q3*/Q2*/Q1*/Q0*EV) + (/Q2*/Q2*/Q1*Q0*EV) + (/Q3*/Q2*Q1*/Q0*EV) + (/Q3*/Q2*Q1*Q0*EV) + (/Q3*Q2*/Q1*Q0*EV) + (/Q3*Q2*/Q1*/Q0*EV) + (/Q3*Q2*/Q1*Q0*EV) + (/Q3*Q2*Q1*Q0*EV) + (/Q3*Q2*Q1*Q0*EV) + (/Q3*Q2*Q1*Q0*EV) + (/Q3*Q2*Q1*Q0*EV) + (/Q3*Q2*Q1*Q0*EV) + (/Q3*Q2*Q1*Q0*Q1*Q0*EV) + (/Q3*Q2*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*
V)+(/Q3*Q2*Q1*/Q0)(/Q3*Q2*Q1*Q0)
--R = (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*/Q1*Q0) + (Q3*/Q2*Q1*/Q0) + (Q3*/Q2*Q1*Q0*EV) + (Q3
D3<=(((NOT Q3)AND(Q2)AND(Q1)AND(Q0))
      OR((Q3)AND(NOT Q2)AND(NOT Q1)AND(NOT Q0))
      OR((Q3)AND(NOT Q2)AND(NOT Q1)AND(Q0))
      OR((Q3)AND(NOT Q2)AND(Q1)AND(NOT Q0))
      OR((Q3)AND(NOT Q2)AND(Q1)AND(Q0)AND(EV)));
D2<=(((NOT Q3)AND(NOT Q2)AND(NOT Q1)AND(NOT Q0)AND(EV))
      OR((NOT Q3)AND(NOT Q2)AND(NOT Q1)AND(Q0)AND(EV))
      OR((NOT Q3)AND(NOT Q2)AND(Q1)AND(NOT Q0)AND(EV))
      OR((NOT Q3)AND(NOT Q2)AND(Q1)AND(Q0)AND(NOT EV))
      OR((NOT\ Q3)AND(NOT\ Q2)AND(Q1)AND(Q0)AND(EV))
      OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(NOT Q0)AND(NOT EV))
      OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(NOT Q0)AND(EV))
      OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(Q0)AND(NOT EV)AND(CW))
      OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(Q0)AND(EV))
      OR((NOT Q3)AND(Q2)AND(Q1)AND(NOT Q0)));
 D1 \le (((O3)OR(O2)OR(O1)OR(O0)OR(EV))
    AND((Q3)OR(Q2)OR(NOT Q1)OR(NOT Q0)OR(EV))
    AND((Q3)OR(NOT Q2)OR(Q1)OR(Q0)OR(EV))
    AND((Q3)OR(NOT Q2)OR(Q1)OR(NOT Q0)OR(EV)OR(CW))
    AND((Q3)OR(NOT Q2)OR(NOT Q1)OR(NOT Q0))
    AND((NOT Q3)OR(Q2)OR(Q1)OR(Q0))
    AND((NOT Q3)OR(Q2)OR(NOT Q1)OR(NOT Q0)OR(EV)));
D0 \le (((Q3)OR(Q2)OR(Q1)OR(NOT Q0)OR(EV))
```

University of Florida

Page 6/6

#### EEL 3701 — Digital Logic & Computer Systems

Department of Electrical & Computer Engineering

Revision 1

Class #: 12478 Kevin Lovell Month Day, Year

Dupuis, Connor

# Lab 5 Report: Example State Machine: Traffic-Light Controller

AND((Q3)OR(NOT Q2)OR(Q1)OR(NOT Q0)OR(EV)OR(NOT CW)) AND((Q3)OR(NOT Q2)OR(NOT Q1)OR(NOT Q0)) AND((NOT Q3)OR(Q2)OR(Q1)OR(NOT Q0)) AND((NOT Q3)OR(Q2)OR(NOT Q1)OR(NOT Q0)OR(EV)));

G<=(((NOT O3)AND(NOT O2)AND(NOT O1)AND(NOT O0)AND(NOT EV)) OR((NOT Q3)AND(NOT Q2)AND(NOT Q1)AND(Q0)AND(NOT EV)) OR((NOT Q3)AND(NOT Q2)AND(Q1)AND(NOT Q0)AND(NOT EV)) OR((NOT Q3)AND(NOT Q2)AND(Q1)AND(Q0)AND(NOT EV)) OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(NOT Q0)AND(NOT EV)) OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(Q0)AND(NOT EV)AND(NOT CW)) OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(Q0)AND(NOT EV)AND(CW)));

Y<=(((NOT Q3)AND(NOT Q2)AND(NOT Q1)AND(NOT Q0)AND(EV)) OR((NOT Q3)AND(NOT Q2)AND(NOT Q1)AND(Q0)AND(EV)) OR((NOT Q3)AND(NOT Q2)AND(Q1)AND(NOT Q0)AND(EV)) OR((NOT Q3)AND(NOT Q2)AND(Q1)AND(Q0)AND(EV)) OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(NOT Q0)AND(EV)) OR((NOT Q3)AND(Q2)AND(NOT Q1)AND(Q0)AND(EV)) OR((NOT Q3)AND(Q2)AND(Q1)AND(NOT Q0)) OR((NOT Q3)AND(Q2)AND(Q1)AND(Q0)));

 $R \le ((Q3)AND(NOT Q2)AND(NOT Q1)AND(NOT Q0))$ OR((Q3)AND(NOT Q2)AND(NOT Q1)AND(Q0)) OR((Q3)AND(NOT Q2)AND(Q1)AND(NOT Q0)) OR((Q3)AND(NOT Q2)AND(Q1)AND(Q0)AND(NOT EV))

OR((Q3)AND(NOT Q2)AND(Q1)AND(Q0)AND(EV)));

end logic;