# Lab 5: Traffic Light Controller

Name: Juan Valbuena

Lab Section: 1491



# Part 1: Lab5 DFF Traf Cont

### **Next State Truth Table**

|         |              |               |            |    |        | $D_3$ | $D_z$           | D,              | Do  |       |               |     |
|---------|--------------|---------------|------------|----|--------|-------|-----------------|-----------------|-----|-------|---------------|-----|
| $Q_3$   | $Q_{\imath}$ | Q,            | Q.         | EV | CW     | Q₃*   | $Q_2^{\dagger}$ | O, <sup>†</sup> | Q,t | GREEN | YELLOW        | RED |
| 0       | 0            | 0             | 0          | 0  | X      | 0     | 0               | 0               | 1   | 1     | $\mathcal{O}$ | 0   |
| 0       | 0            | 0             | 0          | ١  | X      | 0     | ١               | (               | 0   | 0     | l             | 0   |
| 0       | $\circ$      | 0             |            | 0  | X      | 0     | 0               | 1               | O   |       | $\supset$     | 0   |
| $\circ$ | $\supset$    | 0             | 1          | ١  | X      | 0     | )               | 1               | 0   | 0     | 1             | 0   |
| $\circ$ | 0            | 1             | $\circ$    | 0  | X      | 0     | $\circ$         |                 | l   | 1     | 0             | 0   |
| $\circ$ | 0            | 1             | 0          | 1  | X<br>X |       | 1               | 1               | 0   | 0     | 1             | 0   |
| $\circ$ | $\circ$      | ١             | ١          | 0  | X      | 0     | 1               | $\mathcal{O}$   | 0   | 1     | 0             | 0   |
| 0       | $\circ$      | - 1           | 1          | ١  | X      | 0     | ١               | 1               | 0   |       | 1             | 0   |
| 0       | 1            | 0             | $\bigcirc$ | 0  | 0      | 0     | 0               | 0               | 0   | 1     | 0             | 0   |
| О       | 1            | $\circ$       | 0          | 0  | 1      | 0     | 1               | $\mathcal{O}$   | 1   | 1     | 0             | 0   |
| 0       |              | 0             | 0          |    | X      | 0     | 1               | ١               | 0   | 0     | )             | 0   |
| 0       | ١            | Э             | 1          | X  | X      | 0     | 1               | l               | 0   | 0     | 1             | 0   |
| 00000   | 1            | J             | 0          | χ  | X      | 0     | 1               | l               | 1   | 0     | 1             | 0   |
| $\circ$ | 1            | 1             | 1          | X  | X      | 1     | 0               | 0               | 0   | 0     | $\circ$       | 1   |
| 1       | C            | $\supset$     | 0          | X  | Χ      |       | $\bigcirc$      | $\circ$         | ١   | 0     | O             | ١   |
| J       | 0            | $\circ$       | 1          | X  | X      | 1     | $\bigcirc$      | 1               | 0   | 0     | 0             | ١   |
| ١       | 0            | 1             | $\supset$  | X  | Х      | 1     | $\circ$         | l               | 1   | 0     | 0             | 1   |
| ١       | 0            | 1             | - 1        | X  | X      | 1     | l               | 0               | 0   | J     | 0             |     |
| 1       | - 1          | $\mathcal{C}$ | $\circ$    | 0  | X      | 0     | 0               | $\circ$         | 0   | 0     | 0             |     |
|         | -            | 0             | 0          | 1  | X      | 1     | 1               | $\circ$         | 0   | 10    | 0             | -1  |

#### **VHDL CODE**

```
library ieee; use ieee.std_logic_1164.all;
entity Lab5_DFF_Traf_Cont is port (
                                                                                                                                 Q3, Q2, Q1, Q0: in bit;
                                                                                                                                  EV, CW: in bit;
                                                                                                                                  D3, D2, D1, D0: out bit;
                                                                                                                                 G, Y, R: out bit
);
end Lab5 DFF Traf Cont;
architecture logic OF Lab5 DFF Traf Cont IS
begin
-- D3 = (/Q3*Q2*Q1*Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*/Q1*Q0) + (Q3*/Q2*Q1*Q0) + (Q3*/Q2*Q1
                                                                                        D3 <= ((NOT Q3) AND Q2 AND Q1 AND Q0)
                                                                                                                                 OR (Q3 AND (NOT Q2) AND (NOT Q1) AND (NOT Q0))
                                                                                                                                 OR (Q3 AND (NOT Q2) AND (NOT Q1) AND Q0)
                                                                                                                                  OR (Q3 AND (NOT Q2) AND Q1 AND (NOT Q0))
                                                                                                                                  OR (Q3 AND (NOT Q2) AND Q1 AND Q0)
                                                                                                                                 OR (Q3 AND Q2 AND (NOT Q1) AND (NOT Q0) AND EV);
-- D2 = (Q3 + Q2 + Q1 + Q0 + EV) * (Q3 + Q2 + Q1 + Q0 + EV) * (Q3 + Q2 + Q1 + Q0 + EV) * (Q3 + Q2 + Q1 + Q0 + EV + EV) * (Q3 + Q2 + Q1 + Q0) * (Q3 + Q2 + Q1 + Q1 + Q1 + Q0) * (Q3 + Q2 + Q1 + Q1 + Q0) * (Q3 + Q2 + Q1 + Q1 + Q1 + Q1 + Q1 + Q1
                                            * (/Q3+Q2+/Q1+Q0) * (/Q3+/Q2+Q1+Q0)
                                                                                       D2 <= (Q3 OR Q2 OR Q1 OR Q0 OR EV)
                                                                                                                                 AND (Q3 OR Q2 OR Q1 OR (NOT Q0) OR EV)
                                                                                                                                 AND (Q3 OR Q2 OR (NOT Q1) OR Q0 OR EV)
                                                                                                                                 AND (Q3 OR (NOT Q2) OR Q1 OR Q0 OR EV OR CW)
                                                                                                                                 AND (Q3 OR (NOT Q2) OR (NOT Q1) OR (NOT Q0))
                                                                                                                                 AND ((NOT Q3) OR Q2 OR Q1 OR Q0)
                                                                                                                                 AND ((NOT Q3) OR Q2 OR Q1 OR (NOT Q0))
                                                                                                                                 AND ((NOT Q3) OR Q2 OR (NOT Q1) OR Q0)
                                                                                                                                 AND ((NOT Q3) OR (NOT Q2) OR Q1 OR Q0);
```

```
* (/Q3+Q2+/Q1+/Q0) * (/Q3+/Q2+Q1+Q0+EV) * (/Q3+/Q2+Q1+Q0+/EV)
                                                            D1 <= (Q3 OR Q2 OR Q1 OR Q0 OR EV)
                                                                                          AND (Q3 OR Q2 OR (NOT Q1) OR (NOT Q0) OR EV)
                                                                                          AND (Q3 OR (NOT Q2) OR Q1 OR Q0 OR EV OR CW)
                                                                                          AND (Q3 OR (NOT Q2) OR Q1 OR Q0 OR EV OR (NOT CW))
                                                                                          AND (Q3 OR (NOT Q2) OR (NOT Q1) OR (NOT Q0))
                                                                                          AND ((NOT Q3) OR Q2 OR Q1 OR Q0)
                                                                                          AND ((NOT Q3) OR Q2 OR (NOT Q1) OR (NOT Q0))
                                                                                          AND ((NOT Q3) OR (NOT Q2) OR Q1 OR Q0 OR EV)
                                                                                          AND ((NOT Q3) OR (NOT Q2) OR Q1 OR Q0 oR (NOT EV));
-- D0 = (/Q3*/Q2*/Q1*/Q0*/EV) + (/Q3*/Q2*Q1*/Q0*/EV) + (/Q3*/Q2*Q1*/Q0*/EV) + (/Q3*/Q2*Q1*/Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*/
                                                            D0 <= ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND (NOT Q0) AND (NOT EV))
                                                                                          OR ((NOT Q3) AND (NOT Q2) AND Q1 AND (NOT Q0) AND (NOT EV))
                                                                                          OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV) AND CW)
                                                                                          OR ((NOT Q3) AND Q2 AND Q1 AND (NOT Q0))
                                                                                          OR (Q3 AND (NOT Q2) AND (NOT Q1) AND (NOT Q0))
                                                                                          OR (Q3 AND (NOT Q2) AND Q1 AND (NOT Q0));
(/Q3*Q2*/Q1*/Q0*/EV*CW)
                                                            G <= ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND (NOT Q0) AND (NOT EV))
                                                                                          OR ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND Q0 AND (NOT EV))
                                                                                          OR ((NOT Q3) AND (NOT Q2) AND Q1 AND (NOT Q0) AND (NOT EV))
                                                                                          OR ((NOT Q3) AND (NOT Q2) AND Q1 AND Q0 AND (NOT EV))
                                                                                          OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV) AND (NOT CW))
                                                                                          OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV) AND CW);
-- Y = (/Q3*/Q2*/Q1*/Q0*EV) + (/Q3*/Q2*/Q1*Q0*EV) + (/Q3*/Q2*/Q1
                                + (/Q3*Q2*Q1*/Q0)
                                                            Y <= ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND (NOT Q0) AND EV)
                                                                                          OR ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND Q0 AND EV)
                                                                                          OR ((NOT Q3) AND (NOT Q2) AND Q1 AND (NOT Q0) AND EV)
                                                                                          OR ((NOT Q3) AND (NOT Q2) AND Q1 AND Q0 AND EV)
                                                                                          OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND EV)
                                                                                          OR ((NOT Q3) AND Q2 AND (NOT Q1) AND Q0)
                                                                                          OR ((NOT Q3) AND Q2 AND Q1 AND (NOT Q0));
-- R = (/Q3*Q2*Q1*Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*Q1*/Q0) + (Q3*/Q2*Q1*/Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*Q2*/Q1*/Q0) + (Q3*Q2*/Q1*/Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*/Q
                                                            R \le ((NOT Q3) AND Q2 AND Q1 AND Q0)
                                                                                          OR (Q3 AND (NOT Q2) AND (NOT Q1) AND (NOT Q0))
                                                                                          OR (Q3 AND (NOT Q2) AND (NOT Q1) AND Q0)
                                                                                          OR (Q3 AND (NOT Q2) AND Q1 AND (NOT Q0))
                                                                                          OR (Q3 AND (NOT Q2) AND Q1 AND Q0)
                                                                                          OR (Q3 AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV))
                                                                                           OR (Q3 AND Q2 AND (NOT Q1) AND (NOT Q0) AND EV);
end logic;
```

### **Schematic**

Name: Juan Valbuena Lab 5 Part 1 Section #: 1491 TA Name: Veronica Pirie

Description: the sichematic for the traffic controller using only D-FF





#### **Simulation**



The simulation is working perfectly. I adjusted the clock cycles to occur every 10 ns to have various cycles occur and see all the possible combinations for the controller in one simulation. The first section has both EV and CW set to 0 and the light stays green at all times. Afterwards, I set CW to 1 and after 5 cycles of green it goes to yellow for two cycles and then three for 6 cycles as instructed. Finally, I set EV to 1 a little after the beginning of the new cycle. It goes green for two cycles and recognizes EV is 1 and then changes to yellow for one cycle and then red for 6. The rest of the simulation stays green since both EV and CW are set to 0.

# Part 2: Lab5 not DFF Traf Cont

#### **Next State Truth Table**

|                       | _            | _  |            |      |        |              | $D_z$            | D,         |     |                |        |    |       |               |     |
|-----------------------|--------------|----|------------|------|--------|--------------|------------------|------------|-----|----------------|--------|----|-------|---------------|-----|
| $Q_3$                 | $Q_{\imath}$ | Q, | Q.         | EV   | CW     | $\bigcirc_3$ | $Q_2^{\dagger}$  | O,         | Q,t | T <sub>3</sub> | J.     | K. | GREEN | YELLOW        | RED |
| 0                     | 0            | 0  | 0          | 0    | X      | 0            | Ó                | $\bigcirc$ | 0   | 0              | ١      | X  |       | Ö             | 0   |
| 0                     | 0            | 0  | 0          | 1    | ×      | 00           | 1                | 1          | _   | 0              | О      | X  | 0     | l             | 0   |
| $\circ$               | Ó            | 0  | 1          | 0    | X      |              | Ó                | 1          | 0   | 0              | X      | ١  |       | $\supset$     | 0   |
| $\tilde{\mathcal{O}}$ |              | 0  | 1          |      | X      | Ö            | 1                | ı          | ·   | 0              | X      | 1  | 0     | 1             | 0   |
| 0                     | 0            | 1  | 0          | 0    | ×      | 0            | $\circ$          | l<br>1     | 1   | 0              |        | X  |       | 0             | 0   |
| 0                     | 0            | 1  | 0          | 1    | χ      | 0            | 1                | 1          | 0   | 0              | 0      | X  | 0     | 1             | 0   |
| 0                     | _            |    | 1          | Ó    | Χ      | 0            | 1                | O          | 0   | 0              | X      | ١  |       | 0             | 0   |
| 0                     | 0            | 1  | 1          |      | χ      | l            | 1                | 0          | 0   | 0              | Х      | ١  |       | 1             | 0   |
| 0                     | 1            | 9  | $\bigcirc$ | 000  | 0      | 0            | $\bigcup_{i}$    | 0          | ı   | 0              | 0      | Χ  |       | 0             | 0   |
| 0                     |              | 0  | _          | 17   | \<br>\ | 0            | l<br>I           | 1          | 0   | 0              | 1      | χ  |       | Ò             | 0   |
| 0                     | 1            | 2  | 0          | 1    | X      | 0            | 1                | ı          | 0   | 0              | O<br>X | χ  |       | )             | 0   |
| 0                     | 1            | J  | 0          | X    | χ      | 0            | 1                | ı          |     | 0              | ٨      | Х  | 0     | l<br>N        | 0   |
| 0                     | 1            | 1  | ĺ          | χ    | Х      | 0            | 0                | Ò          | 0   |                | X      | ^  |       | 1             | 0   |
|                       | Ö            | 5  | Ó          | X    | X      |              | Ö                | 0          | ١   | '              |        | Х  | 0     | Ó             | - 1 |
| i                     | 0            | 0  | _          | X    | Х      |              | 0                | V          | Ö   | 0              | X      | ^  |       | 0             | 1   |
| í                     | 0            | Ī  | 0          | \ \x | X      | ;            | 0                | ì          | ī   | 0              | 1      | X  | 0     | $\mathcal{O}$ | 1   |
| i                     | 0            | 'n | ı          | ×    | X      | ;            | Ĭ                | Ò          | Ò   | 0              | X      | 1  | 3     | $\circ$       | 1 ~ |
| i                     | ı            | 0  | 0          | 0    | X      | '            | $\dot{\bigcirc}$ | 0          | ŏ   | l ĭ            | ô      | χ  | 0     | 0             |     |
| i                     | i            | 0  | 0          | 1    | X      |              | 1                | Ö          | Ö   | 0              | 0      | χ  | 0     | 5             |     |

```
VHDL Code
library ieee; use ieee.std_logic_1164.all;
entity Lab5_not_DFF_Traf_Cont is port (
                       Q3, Q2, Q1, Q0: in bit;
                       EV, CW: in bit;
                       T3, D2, D1, J, K: out bit;
                       G, Y, R: out bit
);
end Lab5_not_DFF_Traf_Cont;
architecture logic OF Lab5_not_DFF_Traf_Cont IS
begin
-- T3 = (/Q3*Q2*Q1*Q0) + (Q3*Q2*/Q1*/Q0*/EV)
                T3 <= ((NOT Q3) AND Q2 AND Q1 AND Q0)
                       OR (Q3 AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV));
* (/Q3+Q2+/Q1+Q0) * (/Q3+/Q2+Q1+Q0)
                D2 <= (Q3 OR Q2 OR Q1 OR Q0 OR EV)
                       AND (Q3 OR Q2 OR Q1 OR (NOT Q0) OR EV)
                       AND (Q3 OR Q2 OR (NOT Q1) OR Q0 OR EV)
                       AND (Q3 OR (NOT Q2) OR Q1 OR Q0 OR EV OR CW)
                       AND (Q3 OR (NOT Q2) OR (NOT Q1) OR (NOT Q0))
                       AND ((NOT Q3) OR Q2 OR Q1 OR Q0)
                       AND ((NOT Q3) OR Q2 OR Q1 OR (NOT Q0))
                       AND ((NOT Q3) OR Q2 OR (NOT Q1) OR Q0)
                       AND ((NOT Q3) OR (NOT Q2) OR Q1 OR Q0);
(/Q3+Q2+/Q1+/Q0)
        * (/Q3+/Q2+Q1+Q0+EV) * (/Q3+/Q2+Q1+Q0+/EV)
                D1 <= (Q3 OR Q2 OR Q1 OR Q0 OR EV)
                       AND (Q3 OR Q2 OR (NOT Q1) OR (NOT Q0) OR EV)
https://www.coursehero.com/file/18840950/Lab5/
```

```
AND (Q3 OR (NOT Q2) OR Q1 OR Q0 OR EV OR CW)
                                                                         AND (Q3 OR (NOT Q2) OR Q1 OR Q0 OR EV OR (NOT CW))
                                                                         AND (Q3 OR (NOT Q2) OR (NOT Q1) OR (NOT Q0))
                                                                         AND ((NOT Q3) OR Q2 OR Q1 OR Q0)
                                                                         AND ((NOT Q3) OR Q2 OR (NOT Q1) OR (NOT Q0))
                                                                         AND ((NOT Q3) OR (NOT Q2) OR Q1 OR Q0 OR EV)
                                                                         AND ((NOT Q3) OR (NOT Q2) OR Q1 OR Q0 oR (NOT EV));
-- \\ J = (/Q3*/Q2*/Q1*/Q0*/EV) + (/Q3*/Q2*Q1*/Q0*/EV) + (/Q3*/Q2*Q1*/Q0*/EV) + (/Q3*Q2*/Q1*/Q0) + (Q3*/Q2*/Q1*/Q0) + (Q3*/Q2*
                                                J <= ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND (NOT Q0) AND (NOT EV))
                                                                         OR ((NOT Q3) AND (NOT Q2) AND Q1 AND (NOT Q0) AND (NOT EV))
                                                                         OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV) AND CW)
                                                                         OR ((NOT Q3) AND Q2 AND Q1 AND (NOT Q0))
                                                                         OR (Q3 AND (NOT Q2) AND (NOT Q1) AND (NOT Q0))
                                                                         OR (Q3 AND (NOT Q2) AND Q1 AND (NOT Q0));
-- K = 1
                                                 K <= '1';
(/Q3*Q2*/Q1*/Q0*/EV*CW)
                                                 G <= ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND (NOT Q0) AND (NOT EV))
                                                                         OR ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND Q0 AND (NOT EV))
                                                                         OR ((NOT Q3) AND (NOT Q2) AND Q1 AND (NOT Q0) AND (NOT EV))
                                                                         OR ((NOT Q3) AND (NOT Q2) AND Q1 AND Q0 AND (NOT EV))
                                                                         OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV) AND (NOT CW))
                                                                         OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV) AND CW);
-- Y = (/Q3*/Q2*/Q1*/Q0*EV) + (/Q3*/Q2*/Q1*Q0*EV) + (/Q3*/Q2*/Q1*Q0*EV) + (/Q3*/Q2*Q1*Q0*EV) + (/Q3*/Q2*/Q1*Q0*EV) + (/Q3*/Q2*/Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1*Q0*Q1
                        + (/Q3*Q2*Q1*/Q0)
                                                 Y <= ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND (NOT Q0) AND EV)
                                                                         OR ((NOT Q3) AND (NOT Q2) AND (NOT Q1) AND Q0 AND EV)
                                                                         OR ((NOT Q3) AND (NOT Q2) AND Q1 AND (NOT Q0) AND EV)
                                                                         OR ((NOT Q3) AND (NOT Q2) AND Q1 AND Q0 AND EV)
                                                                         OR ((NOT Q3) AND Q2 AND (NOT Q1) AND (NOT Q0) AND EV)
                                                                         OR ((NOT Q3) AND Q2 AND (NOT Q1) AND Q0)
                                                                         OR ((NOT Q3) AND Q2 AND Q1 AND (NOT Q0));
R <= ((NOT Q3) AND Q2 AND Q1 AND Q0)
                                                                         OR (Q3 AND (NOT Q2) AND (NOT Q1) AND (NOT Q0))
                                                                         OR (Q3 AND (NOT Q2) AND (NOT Q1) AND Q0)
                                                                         OR (Q3 AND (NOT Q2) AND Q1 AND (NOT Q0))
                                                                         OR (Q3 AND (NOT Q2) AND Q1 AND Q0)
                                                                         OR (Q3 AND Q2 AND (NOT Q1) AND (NOT Q0) AND (NOT EV))
                                                                         OR (Q3 AND Q2 AND (NOT Q1) AND (NOT Q0) AND EV);
end logic;
```

https://www.coursehero.com/file/18840950/Lab5/

## **Schematic**

Name: Juan Valbuena Lab 5 Part 2 Section #: 1491 TA Name: Veronica Pirie

Description: Schematic of the traffic controller using T-FF for most sig bit, JK-FF for the least sig big, and D-FF for everthing else.



## **Simulation**



The simulation is working perfectly with the customization of the T-FF, D-FF, and JK-FF. I adjusted the clock cycles to occur every 10 ns to have various cycles occur and see all the possible combinations for the controller in one simulation. The first section has both EV and CW set to 0 and the light stays green always. Afterwards, I set CW to 1 and after 5 cycles of green it goes to yellow for two cycles and then three for 6 cycles as instructed. Finally, I set EV to 1 a little after the beginning of the new cycle. It goes green for two cycles and recognizes EV is 1 and then changes to yellow for one cycle and then red for 6. The rest of the simulation stays green since both EV and CW are set to 0.

# **Problems Encountered**

The hardware was giving me problems and even thought the simulation was working the LED's weren't lighting up how they should. I also used the static I/O and it was giving me similar problems.

# Future Work/Application

Gave me better insight on ASM designs and get a better grasp on VHDL which will help with future labs and projects.