

# W55RP20 Datasheet

Version 1.0.0



http://www.wiznet.co.kr



# **Table of Contents**

| Table of Contents |            |                             |  |  |  |  |  |  |
|-------------------|------------|-----------------------------|--|--|--|--|--|--|
| List of table     |            |                             |  |  |  |  |  |  |
| List of figures5  |            |                             |  |  |  |  |  |  |
| 1 Intr            | oduction   | 6                           |  |  |  |  |  |  |
| 2 Des             | cription . | 7                           |  |  |  |  |  |  |
| 3 Pind            | out and d  | escriptions8                |  |  |  |  |  |  |
| 3.1               | Pin        | layout                      |  |  |  |  |  |  |
| 3.2               | Pin        | description                 |  |  |  |  |  |  |
| 4 Fun             | ctional O  | verview                     |  |  |  |  |  |  |
| 4.1               | Sys        | tem Architecture13          |  |  |  |  |  |  |
| 4.2               | Вос        | ot sequence                 |  |  |  |  |  |  |
|                   | 4.2.1      | Bootrom                     |  |  |  |  |  |  |
| 4.3               | Mer        | nories14                    |  |  |  |  |  |  |
|                   | 4.3.1      | ROM14                       |  |  |  |  |  |  |
|                   | 4.3.2      | SRAM                        |  |  |  |  |  |  |
|                   | 4.3.3      | Flash                       |  |  |  |  |  |  |
| 4.4               | DM         | A15                         |  |  |  |  |  |  |
| 4.5               | Pov        | ver and Reset16             |  |  |  |  |  |  |
|                   | 4.5.1      | Power Supplies16            |  |  |  |  |  |  |
|                   | 4.5.2      | Power Control16             |  |  |  |  |  |  |
|                   | 4.5.3      | Resets16                    |  |  |  |  |  |  |
| 4.6               | Clo        | cks16                       |  |  |  |  |  |  |
|                   | 4.6.1      | Clocks16                    |  |  |  |  |  |  |
|                   | 4.6.2      | Crystal Oscillator (XOSC)17 |  |  |  |  |  |  |
|                   | 4.6.3      | Ring Oscillator (ROSC)      |  |  |  |  |  |  |
|                   | 4.6.4      | PLL                         |  |  |  |  |  |  |
| 4.7               | GPI        | 017                         |  |  |  |  |  |  |
| 4.8               | PIO        | 18                          |  |  |  |  |  |  |
| 4.9               | Per        | ipheral19                   |  |  |  |  |  |  |
|                   | 4.9.1      | USB19                       |  |  |  |  |  |  |
|                   | 4.9.2      | UART20                      |  |  |  |  |  |  |
|                   | 4.9.3      | I2C21                       |  |  |  |  |  |  |
|                   | 4.9.4      | SPI22                       |  |  |  |  |  |  |
|                   | 4.9.5      | PWM23                       |  |  |  |  |  |  |
|                   | 4.9.6      | Timer24                     |  |  |  |  |  |  |
|                   | 4.9.7      | Watchdog25                  |  |  |  |  |  |  |
|                   | 4.9.8      | RTC25                       |  |  |  |  |  |  |



| 4.9.9                          | ADC                             | 25 |  |  |  |
|--------------------------------|---------------------------------|----|--|--|--|
| 4.9.10                         | SSI                             | 26 |  |  |  |
| 4.10 TO                        | CP/IP Offload Engine (TOE)      | 27 |  |  |  |
| 5 Mechanical                   | 28                              |    |  |  |  |
| 5.1 Pa                         | ackaging information            | 28 |  |  |  |
| 5.2 Re                         | ecommended PCB Footprint        | 28 |  |  |  |
| 5.3 Sc                         | older profile                   | 28 |  |  |  |
| 5.4 Electrical Characteristics |                                 |    |  |  |  |
| 5.4.1                          | Absolute Maximum Ratings        | 29 |  |  |  |
| 5.4.2                          | ESD Performance                 | 29 |  |  |  |
| 5.4.3                          | Thermal Performance             | 30 |  |  |  |
| 5.4.4                          | GPIO Electrical Characteristics | 30 |  |  |  |
| 5.4.5                          | Power Supplies                  |    |  |  |  |
| 5.4.6                          | Power Consumption               |    |  |  |  |
| 5.4.1                          | Transformer Characteristics     |    |  |  |  |
|                                |                                 |    |  |  |  |
|                                | 5.4.2 MDIX                      |    |  |  |  |



# List of table

| Table 1. W55RP20 features and peripheral counts                                |
|--------------------------------------------------------------------------------|
| Table 2. Pin Type Notation                                                     |
| Table 3. W55RP20 Pin Description                                               |
| Table 4. Flash Memory Organization                                             |
| Table 5. General Purpose Input/Output (GPIO) User Bank Functions               |
| Table 6. List of USB registers                                                 |
| Table 7. List of UART registers                                                |
| Table 8. List of I2C registers                                                 |
| Table 9. List of I2C registers                                                 |
| Table 10. List of PWM registers23                                              |
| Table 11. List of TIMER registers                                              |
| Table 12. List of WATCHDOG registers25                                         |
| Table 13. List of RTC registers                                                |
| Table 14. List of ADC registers                                                |
| Table 15. List of SSI registers                                                |
| Table 16. QFN68 VARIATIONS28                                                   |
| Table 17. Solder profile values                                                |
| Table 18. Absolute maximum ratings for digital IO and TOE block29              |
| Table 19. ESD performance for all pins, unless otherwise stated29              |
| Table 20. Thermal Performance                                                  |
| Table 21. Digital IO characteristics - Standard and FT unless otherwise stated |
| Table 22. USB IO characteristics                                               |
| Table 23. ADC characteristics                                                  |
| Table 24. Oscillator pin characteristics when using a Square Wave input31      |
| Table 25. TOE W5500 IO characteristics                                         |
| Table 26. TOE W5500 Crystal Characteristics                                    |
| Table 27. Power Supply Specifications                                          |
| Table 28. Transformer Characteristics                                          |



# List of figures

| Figure 1. W55RP20 Chip                          | 7  |
|-------------------------------------------------|----|
| Figure 2. W55RP20 pin layout                    | 8  |
| Figure 3. W55RP20 System Architecture           | 13 |
| Figure 4. Memory Map                            | 14 |
| Figure 5. Package Dimensions                    | 28 |
| Figure 6. Classification profile (not to scale) | 29 |
| Figure 7. Transformer Type                      | 33 |



### 1 Introduction

This chip is a System-in-Package (SiP) solution that integrates WIZnet's W5500 Ethernet controller with the RP2040 microcontroller from Raspberry Pi, providing networking and processing capabilities for IoT devices and smart applications. The W5500 supports a hardware TCP/IP stack, simplifying network connectivity and communication management, and offers an efficient solution without the need for external memory. The RP2040 features a dual-core ARM Cortex-M0+ processor, enabling fast data processing and multitasking capabilities to handle multiple tasks simultaneously.

This chip is designed to be compatible with various programming environments, supporting languages such as Python and C/C++, making it easier for developers to implement applications. Additionally, it supports various external interfaces and GPIO, ADC, UART, SPI, and I2C, facilitating connections with sensors, actuators, and other peripheral devices.

#### **Key Features:**

- Dual ARM Cortex-M0+ @ 133MHz
- Hardwired TCP/IP stack
- 2MByte Flash memory on-chip
- 264kB on-chip SRAM in six independent banks
- DMA controller
- Fully-connected AHB crossbar
- Interpolator and integer divider peripherals
- On-chip programmable LDO to generate core voltage
- 2 on-chip PLLs to generate USB and core clocks
- 23 GPIO pins, 4 of which can be used as analogue inputs
- Peripherals
  - 2 UARTs
  - 2 SPI controllers
  - 2 I2C controllers
  - 16 PWM channels
  - USB 1.1 controller and PHY, with host and device support
  - 8 PIO state machines
- Supported Network Protocols
  - TCP
  - UDP
  - IPv4
  - ICMP
  - ARP
  - IGMP
  - PPPoE



### 2 Description



Figure 1. W55RP20 Chip

The main clock speed of the W55RP20 supports a CPU frequency of up to 133 MHz, and it has 2 MB of flash memory and 264 kB of SRAM built-in. It includes an integrated Ethernet PHY and is equipped with a total of 5 timers (1 Watchdog Timer and 4 General Timers).

Additionally, it supports up to 16 PWM channels and up to 2 UART, SPI, and I2C communication interfaces. There are a total of 8 TCP/IP sockets, 23 GPIO pins, and 12 DMA channels. The operating voltage range is from 1.8V to 3.3V, and the operating temperature range is from -40°C to 85°C.

For specific information about the chip, please refer to the <sup>1</sup>RP2040 Datasheet and <sup>2</sup>W5500 Datasheet.

The SDK supports various development environments such as C/C++, MicroPython, CircuitPython, FreeRTOS, Arduino, and LwIP, and it provides protocol supports such as AWS, Azure, TLS, SSL, MQTT, and HTTP.

Table 1. W55RP20 features and peripheral counts

| Peripherals            |                 | W55RP20                                     |  |  |  |  |
|------------------------|-----------------|---------------------------------------------|--|--|--|--|
| Flash memory in Mbytes |                 | 2Mbytes                                     |  |  |  |  |
| SRAM in                | Kbytes          | 264kB on-chip SRAM in six independent banks |  |  |  |  |
|                        | Watch Dog       | 1                                           |  |  |  |  |
| Timer                  | Timer           | 4                                           |  |  |  |  |
|                        | PWM             | Up to 16                                    |  |  |  |  |
|                        | UART            | Up to 2                                     |  |  |  |  |
| Comm                   | SPI             | Up to 2                                     |  |  |  |  |
|                        | TCP/IP Socket   | 8                                           |  |  |  |  |
| Internal               | PHY             | Yes                                         |  |  |  |  |
| GPIOs                  |                 | 23-GPIO pins                                |  |  |  |  |
| DMA cha                | nnel            | 12ch                                        |  |  |  |  |
| CPU free               | quency          | Up to 133MHz                                |  |  |  |  |
| Operating voltage      |                 | 1.8 to 3.3 DC                               |  |  |  |  |
| Operatio               | ng temperatures | -40°C to 85°C                               |  |  |  |  |
| Package                |                 | QFN68, 8x8mm                                |  |  |  |  |

<sup>&</sup>lt;sup>1</sup> RP2040 Datasheet Link: <a href="https://docs.wiznet.io/Product/ioNIC/W55RP20/documents\_md#rp2040-datasheet">https://docs.wiznet.io/Product/ioNIC/W55RP20/documents\_md#rp2040-datasheet</a>

<sup>&</sup>lt;sup>2</sup> W5500 Datasheet Link: <a href="https://docs.wiznet.io/Product/iEthernet/W5500/datasheet">https://docs.wiznet.io/Product/iEthernet/W5500/datasheet</a>



# 3 Pinout and descriptions

## 3.1 Pin layout



Figure 2. W55RP20 pin layout

## 3.2 Pin description

Table 2. Pin Type Notation

| Туре | Description    |  |  |  |  |  |
|------|----------------|--|--|--|--|--|
| I    | Input          |  |  |  |  |  |
| 0    | Output         |  |  |  |  |  |
| 1/0  | Input / Output |  |  |  |  |  |
| A    | Analog         |  |  |  |  |  |
| PWR  | 3.3V power     |  |  |  |  |  |
| GND  | Ground         |  |  |  |  |  |



Table 3. W55RP20 Pin Description

| Pin |        |        |      |                                                                                                                                                                                                      |  |  |
|-----|--------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| No  | Symbol | Chip   | Туре | Description                                                                                                                                                                                          |  |  |
| 1   | TXN    | W5500  | AO   | TXP/TXN differential signal pair                                                                                                                                                                     |  |  |
| 2   | TXP    | W5500  | AO   | The differential data is transmitted to the                                                                                                                                                          |  |  |
|     |        |        |      | media on the TXP/TXN signal pair.                                                                                                                                                                    |  |  |
| 3   | AVDD   | W5500  | PWR  | TOE Analog 3.3V power                                                                                                                                                                                |  |  |
| 4   | RXN    | W5500  | Al   | RXP/RXN differential signal pair                                                                                                                                                                     |  |  |
| 5   | RXP    | W5500  | Al   | The differential data from the media is received on the RXP/RXN signal pair                                                                                                                          |  |  |
| 6   | AVDD   | W5500  | PWR  | TOE Analog 3.3V power                                                                                                                                                                                |  |  |
| 7   | EXRES1 | W5500  | AI/O | External Resistor pin Connect a resistor of 12.4KΩ to the AGND. (Refer to the "Reference schematic")                                                                                                 |  |  |
| 8   | AVDD   | W5500  | PWR  | TOE Analog 3.3V power                                                                                                                                                                                |  |  |
| 9   | GPIO4  | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 10  | GPIO5  | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 11  | GPIO6  | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 12  | GPIO7  | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 13  | IOVDD  | RP2040 | PWR  | Digital IO Supply Power supply for digital GPIOs, nominal voltage 3.3V                                                                                                                               |  |  |
| 14  | GPIO8  | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 15  | GPIO9  | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 16  | GPIO10 | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 17  | GPIO11 | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 18  | GPIO12 | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 19  | GPIO13 | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 20  | GPIO14 | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 21  | GPIO15 | RP2040 | 1/0  | General-purpose digital input and output.                                                                                                                                                            |  |  |
| 22  | TESTEN | RP2040 | 1    | Factory test mode pin Tie to GND.                                                                                                                                                                    |  |  |
| 23  | XIN    | RP2040 | Al   | Crystal input/output                                                                                                                                                                                 |  |  |
| 24  | XOUT   | RP2040 | АО   | Connect a crystal to RP2040's crystal oscillator. XIN can also be used as a single-ended CMOS clock input, with XOUT disconnected. The USB bootloader requires a 12MHz crystal or 12MHz clock input. |  |  |
| 25  | IOVDD  | RP2040 | PWR  | Digital IO Supply Power supply for digital GPIOs, nominal voltage 3.3V                                                                                                                               |  |  |
| 26  | DVDD   | RP2040 | PWR  | Digital core power supply nominal voltage 1.1V. Can be connected to VREG_VOUT, or to some other board-level power supply.                                                                            |  |  |
| 27  | SWCLK  | RP2040 | 0    | Debug clock/data                                                                                                                                                                                     |  |  |
| 28  | SWD    | RP2040 | 1/0  | Access to the internal Serial Wire Debug multi-<br>drop bus. Provides debug access to both                                                                                                           |  |  |



| Y Y 1Z. | net         |        |     |                                                                                                                                                                                                 |  |  |
|---------|-------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|         |             |        |     | processors, and can be used to download code.                                                                                                                                                   |  |  |
| 29      | RUN         | RP2040 | I   | Global asynchronous reset pin Reset when driven low, run when driven high. If no external reset is required, this pin can be tied directly to IOVDD.                                            |  |  |
| 30      | GPIO16      | RP2040 | 1/0 | General-purpose digital input and output.                                                                                                                                                       |  |  |
| 31      | AVDD        | W5500  | PWR | TOE Analog 3.3V power                                                                                                                                                                           |  |  |
| 32      | VBG         | W5500  | AO  | Output of band gap                                                                                                                                                                              |  |  |
| 33      | TOCAP       | W5500  | АО  | External Reference Capacitor This pin must be connected to a 4.7uF capacitor. The trace length to capacitor should be short to stabilize the internal signals.                                  |  |  |
| 34      | AVDD        | W5500  | PWR | TOE Analog 3.3V power                                                                                                                                                                           |  |  |
| 35      | 1V2O        | W5500  | PWR | 1.2V regulator output voltage Connect 10nF capacitor.                                                                                                                                           |  |  |
| 36      | SPDLED      | W5500  | 0   | Speed LED This shows the Speed status of the connected link. Low: 100Mbps High: 10Mbps                                                                                                          |  |  |
| 37      | LINKLED     | W5500  | 0   | Link LED This shows the Link status. Low: Link is established High: Link is not established                                                                                                     |  |  |
| 38      | DUPLED      | W5500  | 0   | Duplex LED This shows the Duplex status for the connected link. Low: Full-duplex mode High: Half-duplex mode                                                                                    |  |  |
| 39      | ACTLED      | W5500  | 0   | Active LED This shows that there is Carrier sense (CRS) from the active Physical Medium Sub-layer (PMD) during TX or RX activity. Low: Carrier sense from the active PMD High: No carrier sense |  |  |
| 40      | GPIO18      | RP2040 | 1/0 | General-purpose digital input and output.                                                                                                                                                       |  |  |
| 41      | GPIO19      | RP2040 | 1/0 | General-purpose digital input and output.                                                                                                                                                       |  |  |
| 42      | VDD         | W5500  | PWR | TOE Digital 3.3V Power                                                                                                                                                                          |  |  |
| 43      | IOVDD       | RP2040 | PWR | Digital IO Supply Power supply for digital GPIOs, nominal voltage 3.3V                                                                                                                          |  |  |
| 44      | XI          | W5500  | Al  | 25MHz crystal input/output                                                                                                                                                                      |  |  |
| 45      | ХО          | W5500  | AO  | A 25MHz crystal and oscillator is used to connect these pins.                                                                                                                                   |  |  |
| 46      | GPIO26/ADC0 | RP2040 | 1/0 | General-purpose digital input and output, with analogue-to-digital converter function.                                                                                                          |  |  |
| 47      | GPIO27/ADC1 | RP2040 | 1/0 | General-purpose digital input and output, with analogue-to-digital converter function.                                                                                                          |  |  |
| 48      | GPIO28/ADC2 | RP2040 | 1/0 | General-purpose digital input and output, with analogue-to-digital converter function.                                                                                                          |  |  |
| 49      | GPIO29/ADC3 | RP2040 | 1/0 | General-purpose digital input and output, with                                                                                                                                                  |  |  |



|    |           |        |     | analo                                                                         | gue-to                                                              | o-digita                | al converter function.                                                                                                       |  |
|----|-----------|--------|-----|-------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|--|
| 50 | PMODE2    | W5500  | I   |                                                                               | -                                                                   |                         | ode select pins                                                                                                              |  |
| 51 | PMODE1    | W5500  | I   | These pins determine the network mode. Refer                                  |                                                                     |                         |                                                                                                                              |  |
|    |           |        |     | Defau                                                                         | to the below table for details.  Default: Pull-up(77kΩ)  PMODE[2:0] |                         |                                                                                                                              |  |
|    |           |        |     | PMC                                                                           | DELZ.                                                               | U]                      | Description                                                                                                                  |  |
|    |           |        |     | 2                                                                             | 1                                                                   | 0                       | ·                                                                                                                            |  |
|    |           |        |     | 0                                                                             | 0                                                                   | 0                       | 10BT Half-duplex,<br>Auto-negotiation disabled                                                                               |  |
|    |           |        |     | 0                                                                             | 0                                                                   | 1                       | 10BT Full-duplex,<br>Auto-negotiation disabled                                                                               |  |
|    |           |        |     | 0                                                                             | 1                                                                   | 0                       | 100BT Half-duplex,<br>Auto-negotiation disabled                                                                              |  |
| 52 | PMODE0    | W5500  | I   | 0                                                                             | 1                                                                   | 1                       | 100BT Full-duplex,<br>Auto-negotiation disabled                                                                              |  |
|    |           |        |     | 1                                                                             | 0                                                                   | 0                       | 100BT Half-duplex,<br>Auto-negotiation enabled                                                                               |  |
|    |           |        |     | 1                                                                             | 0                                                                   | 1                       | Not used                                                                                                                     |  |
|    |           |        |     | 1                                                                             | 1                                                                   | 0                       | Not used                                                                                                                     |  |
|    |           |        |     | 1                                                                             | 1                                                                   | 1                       | All capable,<br>Auto-negotiation enabled                                                                                     |  |
| 53 | IOVDD     | RP2040 | PWR | _                                                                             | r supp                                                              | <b>upply</b><br>ly for  | digital GPIOs, nominal voltage                                                                                               |  |
| 54 | ADC_AVDD  | RP2040 | PWR | ADC s                                                                         | <b>upply</b><br>r supp                                              |                         | analogue-to-digital converter                                                                                                |  |
| 55 | VREG_VIN  | RP2040 | PWR | <b>Volta</b><br>Powe                                                          | <b>ge re</b> g                                                      | <b>gulato</b><br>ut for | r input supply r the internal core voltage al voltage 1.8V to 3.3V.                                                          |  |
| 56 | VREG_VOUT | RP2040 | PWR | Volta<br>Powe<br>regula                                                       | <b>ge reg</b><br>r out<br>ator,                                     | <b>gulato</b><br>put fo | r <b>output</b><br>or the internal core voltage<br>al voltage 1.1V, 100mA max                                                |  |
| 57 | USB_DM    | RP2040 | I/O | curre                                                                         |                                                                     | ler su                  | pporting Full Speed device and                                                                                               |  |
| 58 | USB_DP    | RP2040 | 1/0 | Full/I<br>resis                                                               | ow Sp                                                               | peed h                  | poorting rull speed device and lost. A $27\Omega$ series termination and on each pin, but bus pullupted provided internally. |  |
| 59 | USB_VDD   | RP2040 | PWR | USB supply Power supply for internal USB Full Speed PHY, nominal voltage 3.3V |                                                                     |                         |                                                                                                                              |  |
| 60 | IOVDD     | RP2040 | PWR | Digital IO Supply                                                             |                                                                     |                         |                                                                                                                              |  |



|          |       |        |     | Power supply for digital GPIOs, nominal voltage  |
|----------|-------|--------|-----|--------------------------------------------------|
|          |       |        |     | 3.3V                                             |
|          |       |        |     | Digital core power supply, nominal voltage 1.1V. |
| 61       | DVDD  | RP2040 | PWR | Can be connected to VREG_VOUT, or to some        |
|          |       |        |     | other board-level power supply                   |
| 62       | VDD   | Flash  | PWR | Power supply of the Flash Memory                 |
|          |       |        |     | BOOT Pin                                         |
| 63       | BOOT  | RP2040 |     | When power is applied and during reset, if the   |
| 03       | ВООТ  | KP2040 | 1   | BOOT pin is low, the device enters BOOTSEL       |
|          |       |        |     | mode.                                            |
|          |       |        |     | Digital IO Supply                                |
| 64 IOVDD |       | RP2040 | PWR | Power supply for digital GPIOs, nominal voltage  |
|          |       |        |     | 3.3V                                             |
| 65       | GPIO0 | RP2040 | 1/0 | General-purpose digital input and output.        |
| 66       | GPIO1 | RP2040 | 1/0 | General-purpose digital input and output.        |
| 67       | GPIO2 | RP2040 | 1/0 | General-purpose digital input and output.        |
| 68       | GPIO3 | RP2040 | 1/0 | General-purpose digital input and output.        |
| 69       | GND   | Common | GND | Ground                                           |
|          |       |        |     |                                                  |

### 4 Functional Overview

- External Memory Execution: Code can be executed directly from external memory via SPI, I2C, or QSPI interfaces.
- Debug Interface: Available through the SWD interface.
- Internal SRAM: Addressable 264 kB area, divided into 6 banks allowing parallel access.
- DMA Bus Master: Offloads repetitive data transfer tasks from the processor.
- GPIO Control: Can be driven directly or through various dedicated logic functions.
- PIO Controllers: Can provide a variety of IO functions.
- USB Controllers: Provides FS/LS host or device connectivity under software control via the integrated PHY.
- ADC: There are 4 ADC inputs shared with GPIO pins.
- PLLs: Two PLLs provide a fixed 48MHz clock for USB or ADC and a system clock up to 133MHz.
- Internal Voltage Regulator: Supplies core voltage, so the final product only needs to supply IO voltage.



### 4.1 System Architecture



Figure 3. W55RP20 System Architecture

#### 4.2 Boot sequence

The boot sequence of the W55RP20 involves the coordinated operation of several components until the processor resets and the bootrom is executed. Before the processor begins execution, the bootrom is launched through the following sequence:

- Power is supplied to the chip, and the RUN pin goes high.
- The On-Chip Voltage Regulator waits until the digital core supply (DVDD) is
- The Power-On State Machine starts, and the bootrom is executed.

#### 4.2.1 Bootrom

The bootrom is a 16 KB embedded software within the chip, responsible for the "processor-controlled" phase of the boot sequence. It includes the following functionalities:

- Processor core0 initial boot sequence
- Processor core1 low power wait and launch protocol
- USB MSC class-compliant bootloader with UF2 support for downloading code/data to FLASH or RAM
- USB PICOBOOT bootloader interface for advanced management
- Routines for programming and manipulating the external flash
- Fast floating point library
- Fast bit counting / manipulation functions
- Fast memory fill/copy functions

For more detailed information, please refer to sections 2.7 Boot Sequence and 2.8 Bootrom in the RP2040 datasheet.



#### 4.3 Memories

The W55RP20 includes 16 Kbytes of ROM, 264 Kbytes of SRAM, and 2 Mbytes of Flash.



Figure 4. Memory Map

#### 4.3.1 ROM

The ROM is located at address 0x0000\_0000 and includes the following components:

- Initial startup routine
- Flash boot sequence
- Flash programming routines
- USB mass storage device with UF2 support
- Utility libraries such as fast floating point

#### 4.3.2 SRAM

The SRAM is located at address 0x2000\_0000 and is organized into four 64 KB banks and two 4 KB banks.



#### 4.3.3 Flash

The Flash memory is located at address 0x1000\_0000 and can be accessed via the QSPI interface through XIP.

- 100,000 Program / Erase Cycle
- 20-year Data Retention

Table 4. Flash Memory Organization

| Block | Sector | Addres  | s range |
|-------|--------|---------|---------|
|       | 511    | 1FF000H | 1FFFFFH |
| 31    | •••    |         |         |
|       | 496    | 1F0000H | 1F0FFFH |
|       | 495    | 1EF000H | 1EFFFFH |
| 30    | •••    |         | •••     |
|       | 480    | 1E0000H | 1E0FFFH |
|       | •••    | •••     | •••     |
|       |        |         |         |
|       |        |         |         |
|       |        |         |         |
|       |        |         |         |
|       | •••    |         |         |
|       | 47     | 02F000H | 02FFFFH |
| 2     | •••    |         |         |
|       | 32     | 020000H | 020FFFH |
|       | 31     | 01F000H | 01FFFFH |
| 1     | •••    |         | •••     |
|       | 16     | 010000H | 010FFFH |
|       | 15     | 00F000H | 00FFFFH |
| 0     |        | •••     |         |
|       | 0      | 000000H | 000FFFH |

The Flash Access Function is as follows. For detailed examples using this function, please refer to the <sup>3</sup>RP2040 Flash example.

```
void flash_range_erase(uint32_t flash_offs, size_t count);
void flash_range_program(uint32_t flash_offs, const uint8_t *data, size_t count);
```

For more detailed information, please refer to sections 2.2 Address Map and 2.6 Memory in the RP2040 datasheet.

#### 4.4 DMA

The W55RP20's Direct Memory Access (DMA) controller handles large data transfers, allowing the processor to switch to other tasks or low-power states. It supports memory-to-peripheral, peripheral-to-memory, and memory-to-memory transfers through 12 independent channels. Each channel has control and status registers for programming and monitoring. The DMA can read and write up to 32 bits of data per clock cycle, improving data throughput.

For more detailed information, please refer to section 2.5 DMA in the RP2040 datasheet.

RP2040 Flash example Link: <a href="https://github.com/raspberrypi/pico-examples/blob/master/flash/program/flash\_program.c">https://github.com/raspberrypi/pico-examples/blob/master/flash/program/flash\_program.c</a>



#### 4.5 Power and Reset

#### 4.5.1 Power Supplies

In most applications, some of these supplies can be combined and connected to a single power source. IOVDD, USB\_VDD, and ADC\_AVDD can be powered directly from a single 3.3V supply. DVDD is regulated from the 3.3V supply using the on-chip voltage regulator. VREG\_OUT should be connected to the DVDD pin.

Detailed power supply parameters are provided in Section 5.4.5, "Power Supplies".

For more detailed information, please refer to section 2.9 Power Supplies and 5.6 Power Supplies in the RP2040 datasheet.

#### 4.5.2 Power Control

The following methods can be used to reduce dynamic power in the W55RP20:

- Top-level clock gating of individual peripherals and functional blocks
- Automatic control of top-level clock gates based on processor sleep state
- On-the-fly changes to system clock frequency or system clock source
- Zero-dynamic-power DORMANT state, waking on GPIO event or RTC IRQ

The following methods can be used to reduce static power in the W55RP20:

- Place memories into state-retaining power down state
- Power gating on peripherals that support this, e.g. ADC, temperature sensor

 $For \ more \ detailed \ information, \ please \ refer \ to \ section \ 2.11 \ Power \ Control \ in \ the \ RP2040 \ data sheet.$ 

#### 4.5.3 Resets

The W55RP20's chip-level reset subsystem resets the entire chip to its initial state. This occurs under the following conditions:

- Initial power on
- During a power supply brown-out event
- Chip's RUN pin is taken low
- via Rescue Debug port

This subsystem has two reset outputs: rst\_n\_psm and rst\_n\_dp. The rst\_n\_psm resets the entire chip except for the debug port, while rst\_n\_dp only resets the Rescue DP. Both outputs remain low during initial power on, brown-out events, and when the RUN pin is low. Additionally, rst\_n\_psm can be held low through the Rescue DP.

For more detailed information, please refer to section 2.12 Chip-Level Reset in the RP2040 datasheet.

#### 4.6 Clocks

#### 4.6.1 Clocks

The clocks block of the W55RP20 provides independent clocks to internal and external components of the chip. It can receive multiple clock sources and allows clocks to be started or stopped independently.



Clock sources include an on-chip ring oscillator, a crystal oscillator, external clocks, and PLLs. The clock generator feature allows the selected clock source to be divided and output accordingly.

For more detailed information, please refer to section 2.15 Clocks in the RP2040 datasheet.

#### 4.6.2 Crystal Oscillator (XOSC)

The XOSC in the W55RP20 uses an external crystal to generate an accurate reference clock. The W55RP20 supports crystals ranging from 1 MHz to 15 MHz.

For more detailed information, please refer to section 2.16 Crystal Oscillator (XOSC) in the RP2040 datasheet.

#### 4.6.3 Ring Oscillator (ROSC)

The ROSC is an on-chip oscillator made up of a ring of inverters. It requires no external components and automatically starts when power is supplied.

For more detailed information, please refer to section 2.17 Ring Oscillator (ROSC) in the RP2040 datasheet.

#### 4.6.4 PLL

The PLL (Phase-Locked Loop) is designed to take a reference clock and amplify the frequency using a Voltage Controlled Oscillator (VCO). Since the VCO must operate at high frequencies (750~1600 MHz), there are two dividers, pll\_sys and pll\_usb, that divide the VCO frequency before distributing it to the clock generator.

For more detailed information, please refer to section 2.18 PLL in the RP2040 datasheet.

#### 4.7 GPIO

The W55RP20 has 30 multifunctional General Purpose Input/Output (GPIO) pins divided into two banks. Six pins from the QSPI bank are used for executing code from flash memory. The available pins are listed in the table below. GPIO26, GPIO27, GPIO28, and GPIO29 can also be used as inputs for the analog-to-digital converter.



Table 55. General Purpose Input/Output (GPIO) User Bank Functions

| GPIO | F1       | F2        | F3       | F4     | F5  | F6   | F7   | F9            |
|------|----------|-----------|----------|--------|-----|------|------|---------------|
| 0    | SPIO RX  | UARTO TX  | I2C0 SDA | PWM0 A | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 1    | SPI0 CSn | UARTO RX  | I2CO SCL | PWM0 B | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 2    | SPIO SCK | UARTO CTS | I2C1 SDA | PWM1 A | SIO | PIO0 | PIO1 | USB VBUS EN   |
| 3    | SPI0 TX  | UARTO RTS | I2C1 SCL | PWM1 B | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 4    | SPIO RX  | UART1 TX  | I2C0 SDA | PWM2 A | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 5    | SPI0 CSn | UART1 RX  | I2CO SCL | PWM2 B | SIO | PIO0 | PIO1 | USB VBUS EN   |
| 6    | SPIO SCK | UART1 CTS | I2C1 SDA | PWM3 A | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 7    | SPI0 TX  | UART1 RTS | I2C1 SCL | PWM3 B | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 8    | SPI1 RX  | UART1 TX  | I2C0 SDA | PWM4 A | SIO | PIO0 | PIO1 | USB VBUS EN   |
| 9    | SPI1 CSn | UART1 RX  | I2CO SCL | PWM4 B | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 10   | SPI1 SCK | UART1 CTS | I2C1 SDA | PWM5 A | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 11   | SPI1 TX  | UART1 RTS | I2C1 SCL | PWM5 B | SIO | PIO0 | PIO1 | USB VBUS EN   |
| 12   | SPI1 RX  | UARTO TX  | I2C0 SDA | PWM6 A | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 13   | SPI1 CSn | UARTO RX  | I2CO SCL | PWM6 B | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 14   | SPI1 SCK | UARTO CTS | I2C1 SDA | PWM7 A | SIO | PIO0 | PIO1 | USB VBUS EN   |
| 15   | SPI1 TX  | UARTO RTS | I2C1 SCL | PWM7 B | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 16   | SPIO RX  | UARTO TX  | I2CO SDA | PWM0 A | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 18   | SPIO SCK | UARTO CTS | I2C1 SDA | PWM1 A | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 19   | SPIO TX  | UARTO RTS | I2C1 SCL | PWM1 B | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 26   | SPI1 SCK | UART1 CTS | I2C1 SDA | PWM5 A | SIO | PIO0 | PIO1 | USB VBUS EN   |
| 27   | SPI1 TX  | UART1 RTS | I2C1 SCL | PWM5 B | SIO | PIO0 | PIO1 | USB OVCUR DET |
| 28   | SPI1 RX  | UARTO TX  | I2CO SDA | PWM6 A | SIO | PIO0 | PIO1 | USB VBUS DET  |
| 29   | SPI1 CSn | UARTO RX  | I2CO SCL | PWM6 B | SIO | PIO0 | PIO1 | USB VBUS EN   |

For more detailed information, please refer to section 2.19 GPIO in the RP2040 datasheet.

#### 4.8 PIO

The W55RP20 contains two identical PIO (Programmable Input/Output) blocks, one of which is used for communication with the W5500. PIO is a versatile hardware interface that can support various IO standards, including:

- 8080 and 6800 parallel bus
- I2C
- 3-pin I2S
- SDIO
- SPI, DSPI, QSPI
- UART
- DVI or VGA

For more detailed information, please refer to section 3. PIO in the RP2040 datasheet.



### 4.9 Peripheral

#### 4.9.1 USB

The W55RP20 includes a USB 2.0 controller capable of operating at full speed (12 Mbps). When acting as a host, it can communicate with both low-speed (1.5 Mbps) and full-speed devices.

The USB controller hardware handles low-level USB protocol processing. Therefore, programmers need to configure the controller and manage data buffers according to the events occurring on the bus.

The USB registers start at a base address of 0x50110000 (defined as USBCTRL\_REGS\_BASE in SDK).

Table 6. List of USB registers

| Offset | Name                   | Info                                                                                                                        |
|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0x00   | ADDR_ENDP              | Device address and endpoint control                                                                                         |
| 0x04   | ADDR_ENDP1             | Interrupt endpoint 1. Only valid for HOST mode.                                                                             |
| 0x08   | ADDR_ENDP2             | Interrupt endpoint 2. Only valid for HOST mode.                                                                             |
| •••    |                        |                                                                                                                             |
| 0x38   | ADDR_ENDP14            | Interrupt endpoint 14. Only valid for HOST mode.                                                                            |
| 0x3c   | ADDR_ENDP15            | Interrupt endpoint 15. Only valid for HOST mode.                                                                            |
| 0x40   | MAIN_CTRL              | Main control register                                                                                                       |
| 0x44   | SOF_WR                 | Set the SOF (Start of Frame) frame number in the host controller                                                            |
| 0x48   | SOF_RD                 | Read the last SOF (Start of Frame) frame                                                                                    |
|        |                        | number seen                                                                                                                 |
| 0x4c   | SIE_CTRL               | SIE control register                                                                                                        |
| 0x50   | SIE_STATUS             | SIE status register                                                                                                         |
| 0x54   | INT_EP_CTRL            | interrupt endpoint control register                                                                                         |
| 0x58   | BUFF_STATUS            | Buffer status register                                                                                                      |
| 0x5c   | BUFF_CPU_SHOULD_HANDLE | Which of the double buffers should be handled. Only valid if using an interrupt per buffer (i.e. not per 2 buffers).        |
| 0x60   | EP_ABORT               | Device only: Can be set to ignore the buffer control register for this endpoint in case you would like to revoke a buffer.  |
| 0x64   | EP_ABORT_DONE          | Device only: Used in conjunction with EP_ABORT.                                                                             |
| 0x68   | EP_STALL_ARM           | Device: this bit must be set in conjunction with<br>the STALL bit in the buffer control register to<br>send a STALL on EPO. |
| 0x6c   | NAK_POLL               | Used by the host controller. Sets the wait time in microseconds before trying again if the device replies with a NAK.       |
| 0x70   | EP_STATUS_STALL_NAK    | Device: bits are set when the IRQ_ON_NAK or IRQ_ON_STALL bits are set.                                                      |



| 0x74 | USB_MUXING             | Where to connect the USB controller. Should     |
|------|------------------------|-------------------------------------------------|
|      |                        | be to_phy by default.                           |
| 0x78 | USB_PWR                | Overrides for the power signals in the event    |
|      |                        | that the VBUS signals are not hooked up to      |
|      |                        | GPIO.                                           |
| 0x7c | USBPHY_DIRECT          | This register allows for direct control of the  |
|      |                        | USB phy.                                        |
| 0x80 | USBPHY_DIRECT_OVERRIDE | Override enable for each control in             |
|      |                        | usbphy_direct                                   |
| 0x84 | USBPHY_TRIM            | Used to adjust trim values of USB phy pull down |
|      |                        | resistors.                                      |
| 0x8c | INTR                   | Raw Interrupts                                  |
| 0x90 | INTE                   | Interrupt Enable                                |
| 0x94 | INTF                   | Interrupt Force                                 |
| 0x98 | INTS                   | Interrupt status after masking & forcing        |

For more detailed information, please refer to section 4.1 USB in the RP2040 datasheet.

#### 4.9.2 UART

The W55RP20 has two UART peripheral instances, supporting the following features:

- Separate 32 x 8 Tx FIFOs and 32 x 12 Rx FIFOs
- Programmable baud rate generator (up to 7.8 Mbaud)
- Addition and removal of standard asynchronous communication bits (start, stop, parity)
- Line break detection
- Programmable serial interface (5, 6, 7, 8 bits)
- 1 or 2 stop bits
- Programmable hardware flow control

The UARTO and UART1 registers start at base addresses of 0x40034000 and 0x40038000 respectively (defined as UART0\_BASE and UART1\_BASE in SDK).

Table 7. List of UART registers

| Offset | Name          | Info                                           |
|--------|---------------|------------------------------------------------|
| 0x000  | UARTDR        | Data Register, UARTDR                          |
| 0x004  | UARTRSR       | Receive Status Register/Error Clear Register,  |
|        |               | UARTRSR/UARTECR                                |
| 0x018  | UARTFR        | Flag Register, UARTFR                          |
| 0x020  | UARTILPR      | IrDA Low-Power Counter Register, UARTILPR      |
| 0x024  | UARTIBRD      | Integer Baud Rate Register, UARTIBRD           |
| 0x028  | UARTFBRD      | Fractional Baud Rate Register, UARTFBRD        |
| 0x02c  | UARTLCR_H     | Line Control Register, UARTLCR_H               |
| 0x030  | UARTCR        | Control Register, UARTCR                       |
| 0x034  | UARTIFLS      | Interrupt FIFO Level Select Register, UARTIFLS |
| 0x038  | UARTIMSC      | Interrupt Mask Set/Clear Register, UARTIMSC    |
| 0x03c  | UARTRIS       | Raw Interrupt Status Register, UARTRIS         |
| 0x040  | UARTMIS       | Masked Interrupt Status Register, UARTMIS      |
| 0x044  | UARTICR       | Interrupt Clear Register, UARTICR              |
| 0x048  | UARTDMACR     | DMA Control Register, UARTDMACR                |
| 0xfe0  | UARTPERIPHID0 | UARTPeriphID0 Register                         |



| 0xfe4 | UARTPERIPHID1 | UARTPeriphID1 Register |
|-------|---------------|------------------------|
| 0xfe8 | UARTPERIPHID2 | UARTPeriphID2 Register |
| 0xfec | UARTPERIPHID3 | UARTPeriphID3 Register |
| 0xff0 | UARTPCELLID0  | UARTPCellIDO Register  |
| 0xff4 | UARTPCELLID1  | UARTPCellID1 Register  |
| 0xff8 | UARTPCELLID2  | UARTPCellID2 Register  |
| 0xffc | UARTPCELLID3  | UARTPCellID3 Register  |

For more detailed information, please refer to section 4.2 UART in the RP2040 datasheet.

#### 4.9.3 I2C

The two identical I2C controllers in the W55RP20 are based on the Synopsys DW\_app\_i2c (v2.0.1) IP configuration and support the following features:

- Master or slave mode (default master)
- Standard mode, Fast mode, and Fast Plus mode
- Default slave address 0x055
- 10-bit address support in master mode
- 16-element transmit buffer
- 16-element receive buffer
- DMA capable
- Interrupt generation

The I2CO and I2C1 registers start at base addresses of 0x40044000 and 0x40048000 respectively (defined as I2CO\_BASE and I2C1\_BASE in SDK).

Table 8. List of I2C registers

| Offset | Name             | Info                                             |
|--------|------------------|--------------------------------------------------|
| 0x00   | IC_CON           | I2C Control Register                             |
| 0x04   | IC_TAR           | I2C Target Address Register                      |
| 0x08   | IC_SAR           | I2C Slave Address Register                       |
| 0x10   | IC_DATA_CMD      | I2C Rx/Tx Data Buffer and Command Register       |
| 0x14   | IC_SS_SCL_HCNT   | Standard Speed I2C Clock SCL High Count          |
|        |                  | Register                                         |
| 0x18   | IC_SS_SCL_LCNT   | Standard Speed I2C Clock SCL Low Count Register  |
| 0x1c   | IC_FS_SCL_HCNT   | Fast Mode or Fast Mode Plus I2C Clock SCL High   |
|        |                  | Count Register                                   |
| 0x20   | IC_FS_SCL_LCNT   | Fast Mode or Fast Mode Plus I2C Clock SCL Low    |
|        |                  | Count Register                                   |
| 0x2c   | IC_INTR_STAT     | I2C Interrupt Status Register                    |
| 0x30   | IC_INTR_MASK     | I2C Interrupt Mask Register                      |
| 0x34   | IC_RAW_INTR_STAT | I2C Raw Interrupt Status Register                |
| 0x38   | IC_RX_TL         | I2C Receive FIFO Threshold Register              |
| 0x3c   | IC_TX_TL         | I2C Transmit FIFO Threshold Register             |
| 0x40   | IC_CLR_INTR      | Clear Combined and Individual Interrupt Register |
| 0x44   | IC_CLR_RX_UNDER  | Clear RX_UNDER Interrupt Register                |
| 0x48   | IC_CLR_RX_OVER   | Clear RX_OVER Interrupt Register                 |
| 0x4c   | IC_CLR_TX_OVER   | Clear TX_OVER Interrupt Register                 |
| 0x50   | IC_CLR_RD_REQ    | Clear RD_REQ Interrupt Register                  |
| 0x54   | IC_CLR_TX_ABRT   | Clear TX_ABRT Interrupt Register                 |
| 0x58   | IC_CLR_RX_DONE   | Clear RX_DONE Interrupt Register                 |



| 0x5c | IC_CLR_ACTIVITY       | Clear ACTIVITY Interrupt Register         |
|------|-----------------------|-------------------------------------------|
| 0x60 | IC_CLR_STOP_DET       | Clear STOP_DET Interrupt Register         |
| 0x64 | IC_CLR_START_DET      | Clear START_DET Interrupt Register        |
| 0x68 | IC_CLR_GEN_CALL       | Clear GEN_CALL Interrupt Register         |
| 0x6c | IC_ENABLE             | I2C ENABLE Register                       |
| 0x70 | IC_STATUS             | I2C STATUS Register                       |
| 0x74 | IC_TXFLR              | I2C Transmit FIFO Level Register          |
| 0x78 | IC_RXFLR              | I2C Receive FIFO Level Register           |
| 0x7c | IC_SDA_HOLD           | I2C SDA Hold Time Length Register         |
| 0x80 | IC_TX_ABRT_SOURCE     | I2C Transmit Abort Source Register        |
| 0x84 | IC_SLV_DATA_NACK_ONLY | Generate Slave Data NACK Register         |
| 0x88 | IC_DMA_CR             | DMA Control Register                      |
| 0x8c | IC_DMA_TDLR           | DMA Transmit Data Level Register          |
| 0x90 | IC_DMA_RDLR           | DMA Transmit Data Level Register          |
| 0x94 | IC_SDA_SETUP          | I2C SDA Setup Register                    |
| 0x98 | IC_ACK_GENERAL_CALL   | I2C ACK General Call Register             |
| 0x9c | IC_ENABLE_STATUS      | I2C Enable Status Register                |
| 0xa0 | IC_FS_SPKLEN          | I2C SS, FS or FM+ spike suppression limit |
| 0xa8 | IC_CLR_RESTART_DET    | Clear RESTART_DET Interrupt Register      |
| 0xf4 | IC_COMP_PARAM_1       | Component Parameter Register 1            |
| 0xf8 | IC_COMP_VERSION       | I2C Component Version Register            |
| 0xfc | IC_COMP_TYPE          | I2C Component Type Register               |

For more detailed information, please refer to section 4.3 I2C in the RP2040 datasheet.

#### 4.9.4 SPI

The two identical SPI controllers in the W55RP20 are based on the ARM Primecell Synchronous Serial Port (SSP) (PL022) and support the following features:

- Master or slave mode
- 8-depth Tx and Rx FIFOs
- Interrupt generation for providing FIFO data or indicating error conditions
- DMA capable
- Programmable clock speed
- Programmable data size (4~16 bits)

The SPIO and SPI1 registers start at base addresses of 0x4003c000 and 0x40040000 respectively (defined as SPIO\_BASE and SPI1\_BASE in SDK).

Table 9. List of I2C registers

| Offset | Name     | Info                                     |
|--------|----------|------------------------------------------|
| 0x000  | SSPCR0   | Control register 0                       |
| 0x004  | SSPCR1   | Control register 1                       |
| 0x008  | SSPDR    | Data register                            |
| 0x00c  | SSPSR    | Status register                          |
| 0x010  | SSPCPSR  | Clock prescale register                  |
| 0x014  | SSPIMSC  | Raw Interrupt mask set or clear register |
| 0x018  | SSPRIS   | Raw interrupt status register            |
| 0x01c  | SSPMIS   | Masked interrupt status register         |
| 0x020  | SSPICR   | Interrupt clear register                 |
| 0x024  | SSPDMACR | DMA control register                     |



| 0xfe0 | SSPPERIPHID0 | Peripheral identification registers |
|-------|--------------|-------------------------------------|
| 0xfe4 | SSPPERIPHID1 | Peripheral identification registers |
| 0xfe8 | SSPPERIPHID2 | Peripheral identification registers |
| 0xfec | SSPPERIPHID3 | Peripheral identification registers |
| 0xff0 | SSPPCELLID0  | PrimeCell identification registers  |
| 0xff4 | SSPPCELLID1  | PrimeCell identification registers  |
| 0xff8 | SSPPCELLID2  | PrimeCell identification registers  |
| 0xffc | SSPPCELLID3  | PrimeCell identification registers  |

For more detailed information, please refer to section 4.4 SPI in the RP2040 datasheet.

#### 4.9.5 PWM

The PWM block of the W55RP20 consists of 8 identical slices. Each slice can produce two PWM outputs or measure the frequency or duty cycle of an input signal. Up to 16 PWM outputs can be controlled, and all GPIO pins can be driven by the PWM block.

The PWM slices support the following features:

- 16-bit counter
- 8.4 fractional clock divider
- Two output channels with independent duty cycles ranging from 0% to 100%
- Dual-slope and trailing-edge modulation
- Edge detection input mode for frequency measurement
- Level detection input mode for duty cycle measurement
- Configurable counter wrap
- Interrupts and DMA requests on counter wrap

The PWM registers start at a base address of 0x40050000 (defined as PWM\_BASE in SDK).

Table 10. List of PWM registers

| Offset | Name    | Info                                       |
|--------|---------|--------------------------------------------|
| 0x00   | CH0_CSR | Control and status register                |
| 0x04   | CH0_DIV | INT and FRAC form a fixed-point fractional |
|        |         | number.                                    |
| 0x08   | CH0_CTR | Direct access to the PWM counter           |
| 0x0c   | CH0_CC  | Counter compare values                     |
| 0x10   | CH0_TOP | Counter wrap value                         |
| 0x14   | CH1_CSR | Control and status register                |
| 0x18   | CH1_DIV | INT and FRAC form a fixed-point fractional |
|        |         | number.                                    |
| 0x1c   | CH1_CTR | Direct access to the PWM counter           |
| 0x20   | CH1_CC  | Counter compare values                     |
| 0x24   | CH1_TOP | Counter wrap value                         |
| •••    |         |                                            |
| 0x8c   | CH7_CSR | Control and status register                |
| 0x90   | CH7_DIV | INT and FRAC form a fixed-point fractional |
|        |         | number.                                    |
| 0x94   | CH7_CTR | Direct access to the PWM counter           |



| 0x98 | CH7_CC  | Counter compare values                                  |
|------|---------|---------------------------------------------------------|
| 0x9c | CH7_TOP | Counter wrap value                                      |
| 0xa0 | EN      | This register aliases the CSR_EN bits for all channels. |
| 0xa4 | INTR    | Raw Interrupts                                          |
| 0xa8 | INTE    | Interrupt Enable                                        |
| 0xac | INTF    | Interrupt Force                                         |
| 0xb0 | INTS    | Interrupt status after masking & forcing                |

For more detailed information, please refer to section 4.5 PWM in the RP2040 datasheet.

#### 4.9.6 Timer

The system timer peripheral in the W55RP20 provides a global microsecond timebase for the device and generates interrupts based on this timebase. The timer supports the following features:

- 64-bit single counter that increments once per microsecond
- Can be read via latching registers, allowing reading on a 32-bit bus without race conditions
- Four alarms

The Timer registers start at a base address of 0x40054000 (defined as TIMER\_BASE in SDK).

Table 11. List of TIMER registers

| Offset | Name     | Info                                              |
|--------|----------|---------------------------------------------------|
| 0x00   | TIMEHW   | Write to bits 63:32 of time                       |
| 0x04   | TIMELW   | Write to bits 31:0 of time                        |
| 0x08   | TIMEHR   | Read from bits 63:32 of time                      |
| 0x0c   | TIMELR   | Read from bits 31:0 of time                       |
| 0x10   | ALARM0   | Arm alarm 0, and configure the time it will fire. |
| 0x14   | ALARM1   | Arm alarm 1, and configure the time it will fire. |
| 0x18   | ALARM2   | Arm alarm 2, and configure the time it will fire. |
| 0x1c   | ALARM3   | Arm alarm 3, and configure the time it will fire. |
| 0x20   | ARMED    | Indicates the armed/disarmed status of each       |
|        |          | alarm.                                            |
| 0x24   | TIMERAWH | Raw read from bits 63:32 of time (no side         |
|        |          | effects)                                          |
| 0x28   | TIMERAWL | Raw read from bits 31:0 of time (no side effects) |
| 0x2c   | DBGPAUSE | Set bits high to enable pause when the            |
|        |          | corresponding debug ports are active              |
| 0x30   | PAUSE    | Set high to pause the timer                       |
| 0x34   | INTR     | Raw Interrupts                                    |
| 0x38   | INTE     | Interrupt Enable                                  |
| 0x3c   | INTF     | Interrupt Force                                   |
| 0x40   | INTS     | Interrupt status after masking & forcing          |

For more detailed information, please refer to section 4.6 Timer in the RP2040 datasheet.



#### 4.9.7 Watchdog

The watchdog is a countdown timer that can reboot the chip when it reaches zero. It is useful for restarting the processor if software gets stuck in an infinite loop. The programmer must periodically write to the watchdog to prevent it from reaching zero.

The watchdog registers start at a base address of 0x40058000 (defined as WATCHDOG\_BASE in SDK).

Table 12. List of WATCHDOG registers

| Offset | Name     | Info                                |
|--------|----------|-------------------------------------|
| 0x00   | CTRL     | Watchdog control                    |
| 0x04   | LOAD     | Load the watchdog timer.            |
| 0x08   | REASON   | Logs the reason for the last reset. |
| 0x0c   | SCRATCH0 | Scratch register                    |
| 0x10   | SCRATCH1 | Scratch register                    |
| •••    |          |                                     |
| 0x28   | SCRATCH7 | Scratch register                    |
| 0x2c   | TICK     | Controls the tick generator         |

For more detailed information, please refer to section 4.7 Watchdog in the RP2040 datasheet.

#### 4.9.8 RTC

The Real-Time Clock (RTC) provides time in a human-readable format and can be used to generate interrupts at specific times.

The RTC registers start at a base address of 0x4005c000 (defined as RTC\_BASE in SDK).

Table 13. List of RTC registers

| Offset | Name        | Info                                     |
|--------|-------------|------------------------------------------|
| 0x00   | CLKDIV_M1   | Divider minus 1 for the 1 second counter |
| 0x04   | SETUP_0     | RTC setup register 0                     |
| 0x08   | SETUP_1     | RTC setup register 1                     |
| 0x0c   | CTRL        | RTC Control and status                   |
| 0x10   | IRQ_SETUP_0 | Interrupt setup register 0               |
| 0x14   | IRQ_SETUP_1 | Interrupt setup register 1               |
| 0x18   | RTC_1       | RTC register 1                           |
| 0x1c   | RTC_0       | RTC register 0                           |
| 0x20   | INTR        | Raw Interrupts                           |
| 0x24   | INTE        | Interrupt Enable                         |
| 0x28   | INTF        | Interrupt Force                          |
| 0x2c   | INTS        | Interrupt status after masking & forcing |

For more detailed information, please refer to section 4.8 RTC in the RP2040 datasheet.

#### 4.9.9 ADC

The internal ADC of the W55RP20 is a 12-bit SAR ADC with a speed of 500ksps. It supports four GPIO inputs and one internal temperature sensor input, and it features sample FIFO, interrupt generation, and a DMA interface.



The ADC registers start at a base address of 0x4004c000 (defined as ADC\_BASE in SDK).

Table 14. List of ADC registers

| Offset | Name   | Info                                     |
|--------|--------|------------------------------------------|
| 0x00   | CS     | ADC Control and Status                   |
| 0x04   | RESULT | Result of most recent ADC conversion     |
| 0x08   | FCS    | FIFO control and status                  |
| 0x0c   | FIFO   | Conversion result FIFO                   |
| 0x10   | DIV    | Clock divider                            |
| 0x14   | INTR   | Raw Interrupts                           |
| 0x18   | INTE   | Interrupt Enable                         |
| 0x1c   | INTF   | Interrupt Force                          |
| 0x20   | INTS   | Interrupt status after masking & forcing |

For more detailed information, please refer to section 4.9 ADC in the RP2040 datasheet.

#### 4.9.10 SSI

The W55RP20 includes an SSI controller on the QSPI pins, which communicates with flash memory and is part of the XIP block.

The SSI registers start at a base address of 0x18000000 (defined as XIP\_SSI\_BASE in SDK).

Table 15. List of SSI registers

| Offset | Name           | Info                              |
|--------|----------------|-----------------------------------|
| 0x00   | CTRLR0         | Control register 0                |
| 0x04   | CTRLR1         | Master Control register 1         |
| 0x08   | SSIENR         | SSI Enable                        |
| 0x0c   | MWCR           | Microwire Control                 |
| 0x10   | SER            | Slave enable                      |
| 0x14   | BAUDR          | Baud rate                         |
| 0x18   | TXFTLR         | TX FIFO threshold level           |
| 0x1c   | RXFTLR         | RX FIFO threshold level           |
| 0x20   | TXFLR          | TX FIFO level                     |
| 0x24   | RXFLR          | RX FIFO level                     |
| 0x28   | SR             | Status register                   |
| 0x2c   | IMR            | Interrupt mask                    |
| 0x30   | ISR            | Interrupt status                  |
| 0x34   | RISR           | Raw interrupt status              |
| 0x38   | TXOICR         | TX FIFO overflow interrupt clear  |
| 0x3c   | RXOICR         | RX FIFO overflow interrupt clear  |
| 0x40   | RXUICR         | RX FIFO underflow interrupt clear |
| 0x44   | MSTICR         | Multi-master interrupt clear      |
| 0x48   | ICR            | Interrupt clear                   |
| 0x4c   | DMACR          | DMA control                       |
| 0x50   | DMATDLR        | DMA TX data level                 |
| 0x54   | DMARDLR        | DMA RX data level                 |
| 0x58   | IDR            | Identification register           |
| 0x5c   | SSI_VERSION_ID | Version ID                        |
| 0x60   | DR0            | Data Register 0 (of 36)           |
| 0xf0   | RX_SAMPLE_DLY  | RX sample delay                   |



| 0xf4 | SPI_CTRLR0     | SPI control   |
|------|----------------|---------------|
| 0xf8 | TXD_DRIVE_EDGE | TX drive edge |

For more detailed information, please refer to section 4.10 SSI in the RP2040 datasheet.

### 4.10 TCP/IP Offload Engine (TOE)

The W5500, part of the W55RP20, is an embedded internet solution from WIZnet, utilizing their Hardware TCP/IP technology. This single chip integrates TCP/IP protocol processing along with a 10/100 Ethernet PHY and MAC. Inside the W5500, there is full hardware logic and buffer memory capable of handling communication protocols such as TCP, UDP, IPv4, ICMP, IGMP, ARP, and PPPoE. Users can simultaneously operate up to 8 independent hardware sockets. The W5500 connects to an external MCU via an SPI interface. The SPI on the W5500 supports a maximum SPI main clock of 80MHz and offers a more efficient SPI protocol compared to previous products, enabling high-speed network communication. Additionally, to reduce system power consumption, the W5500 features low-power design, Wake On LAN (WOL), and Power Down modes.

- Support Hardwired TCP/IP Protocols: TCP, UDP, ICMP, IPv4, ARP, IGMP, PPPoE
- Support 8 independent sockets simultaneously
- Support Power down mode
- Support Wake on LAN over UDP
- Support High Speed Serial Peripheral Interface(SPI MODE 0, 3)
- Internal 32Kbytes Memory for TX/RX Buffers
- 10BaseT/100BaseTX Ethernet PHY embedded
- Support Auto Negotiation (Full and half duplex, 10 and 100-based )
- Not support IP Fragmentation
- 3.3V operation with 5V I/O signal tolerance
- LED outputs (Full/Half duplex, Link, Speed, Active)

For more detailed information, please refer to the 4W5500 Datasheet.



# 5 Mechanical standards

# 5.1 Packaging information



Figure 5. Package Dimensions

Table 1616. QFN68 VARIATIONS

| Symbol   |          | Millimeter |      | Inch      |           |       |  |
|----------|----------|------------|------|-----------|-----------|-------|--|
| Syllibol | Min.     | Typ.       | Max. | Min.      | Тур.      | Max.  |  |
| Α        | 0.8      | 0.85       | 0.9  | 0.031     | 0.033     | 0.035 |  |
| A1       | 0        | 0.02       | 0.05 | 0         | 0.001     | 0.002 |  |
| A3       |          | 0.203 REF  |      | 0.008 REF |           |       |  |
| b        | 0.15     | 0.2        | 0.25 | 0.006     | 0.008     | 0.01  |  |
| D        |          | 8.00 BSC   |      | 0.315 BSC |           |       |  |
| E        | 8.00 BSC |            |      |           | 0.315 BSC |       |  |
| е        |          | 0.40 BSC   |      |           | 0.016 BSC |       |  |
| L        | 0.35     | 0.4        | 0.45 | 0.014     | 0.016     | 0.018 |  |
| K        | -0.2     | -          | -    | -0.008    | -         | -     |  |
| D2       | 6.15     | 6.2        | 6.25 | 0.242     | 0.244     | 0.246 |  |
| E2       | 6.15     | 6.2        | 6.25 | 0.242     | 0.244     | 0.246 |  |

## 5.2 Recommended PCB Footprint

TBD

# 5.3 Solder profile

Moisture Sensitivity Level: 3 Dry Pack Required: Yes



Table 1717. Solder profile values

| Average Ramp-Up Rate (Ts <sub>max</sub> to Tp)   | 3° C/second max. |
|--------------------------------------------------|------------------|
| Preheat                                          |                  |
| - Temperature Min (Ts <sub>min</sub> )           | 150 °C           |
| - Temperature Max (Ts <sub>max</sub> )           | 200 °C           |
| - Time (tsmin to ts <sub>max</sub> )             | 60-120 seconds   |
| Time maintained above:                           |                  |
| - Temperature (TL)                               | 217 °C           |
| - Time (tL)                                      | 60-150 seconds   |
| Peak/Classification Temperature (Tp)             | 260 + 0/-5°C     |
| Time within 5 °C of actual Peak Temperature (tp) | 30 seconds       |
| Ramp-Down Rate                                   | 6 °C/second max. |
| Time 25 °C to Peak Temperature                   | 8 minutes max.   |



Figure 6. Classification profile (not to scale)

### 5.4 Electrical Characteristics

### 5.4.1 Absolute Maximum Ratings

Table 1818. Absolute maximum ratings for digital IO and TOE block

| Parameter                  | Symbol        | Min  | Max         | Units | Comment |
|----------------------------|---------------|------|-------------|-------|---------|
| I/O Supply Voltage         | IOVDD         | -0.5 | 3.63        | ٧     |         |
| Voltage at IO              | $V_{\rm pin}$ | -0.5 | IOVDD + 0.5 | ٧     |         |
| TOE Digital Supply Voltage | VDD           | -0.5 | 3.63        | ٧     |         |
| TOE Analog Supply Voltage  | AVDD          | -0.5 | 3.63        | V     |         |

### 5.4.2 ESD Performance

Table 1919. ESD performance for all pins, unless otherwise stated

| Parameter        | Symbol Max |   | Units | Comment              |  |
|------------------|------------|---|-------|----------------------|--|
| Human Body Model | HBM        | 2 | 2kV   | Compliant with JEDEC |  |



|                                           |     |     |    | specification JS-001-2012<br>(April 2012)                   |
|-------------------------------------------|-----|-----|----|-------------------------------------------------------------|
| Human Body Model<br>Digital(FT) pins only | НВМ | 4   | kV | Compliant with JEDEC specification JS-001-2012 (April 2012) |
| Charged Device Model                      | CDM | 500 | V  | Compliant with<br>JESD22-C101E (December<br>2009)           |

### 5.4.3 Thermal Performance

Table 2020. Thermal Performance

| Parameter        | Symbol | Min | Тур | Max | Units | Comment |
|------------------|--------|-----|-----|-----|-------|---------|
| Case Temperature | $T_C$  | -40 |     | 85  | °C    |         |

### 5.4.4 GPIO Electrical Characteristics

Table 2121. Digital IO characteristics - Standard and FT unless otherwise stated

| Parameter                              | Symbol           | Min          | Max          | Units | Comment                                                         |
|----------------------------------------|------------------|--------------|--------------|-------|-----------------------------------------------------------------|
| Pin Input Leakage                      | I <sub>IN</sub>  |              | 1            | uA    |                                                                 |
| Input Voltage High  @ IOVDD-1.8V       | V <sub>IH</sub>  | 0.65 * IOVDD | IOVDD + 0.3  | V     |                                                                 |
| Input Voltage High  @ IOVDD-2.5V       | V <sub>IH</sub>  | 1.7          | IOVDD + 0.3  | V     |                                                                 |
| Input Voltage High  @ IOVDD-3.3V       | V <sub>IH</sub>  | 2            | IOVDD + 0.3  | V     |                                                                 |
| Input Voltage Low  @ IOVDD-1.8V        | V <sub>IL</sub>  | -0.3         | 0.35 * IOVDD | V     |                                                                 |
| Input Voltage Low  @ IOVDD-2.5V        | V <sub>IL</sub>  | -0.3         | 0.7          | V     |                                                                 |
| Input Voltage Low  @ IOVDD-3.3V        | V <sub>IL</sub>  | -0.3         | 0.8          | ٧     |                                                                 |
| Input Hysteresis Voltage  @ IOVDD=1.8V | V <sub>HYS</sub> | 0.1 * IOVDD  |              | V     | Schmitt Trigger enabled                                         |
| Input Hysteresis Voltage @ IOVDD=2.5V  | V <sub>HYS</sub> | 0.2          |              | ٧     | Schmitt Trigger enabled                                         |
| Input Hysteresis Voltage  @ IOVDD=3.3V | V <sub>HYS</sub> | 0.2          |              | ٧     | Schmitt Trigger enabled                                         |
| Output Voltage High<br>@ IOVDD=1.8V    | V <sub>OH</sub>  | 1.24         | IOVDD        | V     | I <sub>OH</sub> = 2, 4, 8 or<br>12mA<br>depending on<br>setting |
| Output Voltage High<br>@ IOVDD=2.5V    | V <sub>OH</sub>  | 1.78         | IOVDD        | V     | I <sub>OH</sub> = 2, 4, 8 or<br>12mA<br>depending on<br>setting |
| Output Voltage High<br>@ IOVDD=3.3V    | V <sub>OH</sub>  | 2.62         | IOVDD        | V     | I <sub>OH</sub> = 2, 4, 8 or<br>12mA<br>depending on<br>setting |
| Output Voltage Low<br>@ IOVDD=1.8V     | V <sub>OL</sub>  | 0            | 0.3          | V     | I <sub>OL</sub> = 2, 4, 8 or<br>12mA<br>depending on<br>setting |



| Output Voltage Low<br>@ IOVDD=2.5V                | V <sub>OL</sub>       | 0 | 0.4 | V  | I <sub>OL</sub> = 2, 4, 8 or<br>12mA<br>depending on<br>setting |
|---------------------------------------------------|-----------------------|---|-----|----|-----------------------------------------------------------------|
| Output Voltage Low<br>@ IOVDD=3.3V                | V <sub>OL</sub>       | 0 | 0.5 | ٧  | I <sub>OL</sub> = 2, 4, 8 or<br>12mA<br>depending on<br>setting |
| Pull-Up Resistance                                | $R_{PU}$              |   | 80  | kΩ |                                                                 |
| Pull-Down Resistance                              | $R_{PD}$              |   | 80  | kΩ |                                                                 |
| Maximum Total<br>IOVDD current                    | I <sub>IOVDD_M</sub>  |   | 50  | mA | Sum of all<br>current being<br>sourced by GPIO<br>and QSPI pins |
| Maximum Total<br>VSS current due to<br>IO (IOVSS) | I <sub>IOVSS_MA</sub> |   | 50  | mA | Sum of all<br>current being<br>sourced by GPIO<br>and QSPI pins |

#### Table 2222. USB IO characteristics

| Parameter                       | Symbol                | Min   | Max     | Units | Comment |
|---------------------------------|-----------------------|-------|---------|-------|---------|
| Pin Input Leakage Current       | V <sub>IN</sub>       |       | 1       | uA    |         |
| Single Ended Input Voltage High | $V_{IHSE}$            | 2     |         | ٧     |         |
| Single Ended Input Voltage Low  | $V_{ILSE}$            |       | 0.8     | ٧     |         |
| Differential Input Voltage High | $V_{IHDIFF}$          | 0.2   |         | ٧     |         |
| Differential Input Voltage Low  | $V_{ILDIFF}$          |       | -0.2    | ٧     |         |
| Output Voltage High             | V <sub>OH</sub>       | 2.8   | USB_VDD | ٧     |         |
| Output Voltage Low              | V <sub>OL</sub>       | 0     | 0.3     | ٧     |         |
| Pull-Up Resistance - RPU2       | $V_{PU2}$             | 0.873 | 1.548   | kΩ    |         |
| Pull-Up Resistance - RPU1&2     | V <sub>PU&amp;2</sub> | 1.398 | 3.063   | kΩ    |         |
| Pull-Down Resistance            | $V_{PD}$              | 14.25 | 15.75   | kΩ    |         |

#### Table 2323. ADC characteristics

| Parameter                   | Symbol              | Min | Max      | Units | Comment                                     |
|-----------------------------|---------------------|-----|----------|-------|---------------------------------------------|
| ADC Input Voltage           | $V_{PIN\_ADC}$      | 0   | ADC_AVDD | ٧     |                                             |
| Range                       |                     |     |          |       |                                             |
| Effective Number of<br>Bits | ENOB                | 8.7 |          | Bits  | See Section<br>4.9.3 of RP2040<br>Datasheet |
| Resolved Bits               |                     |     | 12       | Bits  |                                             |
| ADC Input<br>Impedance      | R <sub>IN_ADC</sub> | 100 |          | kΩ    |                                             |

Table 2424. Oscillator pin characteristics when using a Square Wave input

| Parameter          | Symbol   | Min        | Max        | Units | Comment       |
|--------------------|----------|------------|------------|-------|---------------|
| Input Voltage High | $V_{IH}$ | 0.65*IOVDD | IOVDD + 3  | ٧     | XIN only.     |
|                    |          |            |            |       | XOUT floating |
| Input Voltage Low  | $V_{IL}$ | 0          | 0.35*IOVDD | ٧     | XIN only.     |
| - <del>-</del>     |          |            |            |       | XOUT floating |



Table 2525. TOE W5500 IO characteristics

| Parameter                                               | Symbol          | Min  | Тур  | Max  | Units | Comment    |
|---------------------------------------------------------|-----------------|------|------|------|-------|------------|
| Pin Input                                               | Ι <sub>L</sub>  |      |      | 1    | uA    |            |
| Leakage                                                 |                 |      |      |      |       |            |
| High level input voltage                                | V <sub>IH</sub> | 2.0  |      | 5.5  | V     |            |
| Low level input voltage                                 | V <sub>IL</sub> | -0.3 |      | 0.8  | V     |            |
| Pull-up Resistor                                        | $R_{PU}$        | 62   | 77   | 112  | kΩ    | PMODE[2:0] |
| Low level output voltage                                | V <sub>OL</sub> |      |      | 0.4  | ٧     |            |
| @ I <sub>OL = 8mA</sub>                                 |                 |      |      |      |       |            |
| High level output voltage                               | V <sub>OH</sub> | 2.4  |      |      | V     |            |
| @ I <sub>OH = 8Ma</sub>                                 |                 | 0.7  | 42.0 | 40.0 |       |            |
| Low level output<br>Current<br>@ V <sub>OL = 0.4V</sub> | I <sub>OL</sub> | 8.6  | 13.9 | 18.9 | mA    |            |
| High level output Current  (a) V <sub>OH = 0.4V</sub>   | I <sub>OH</sub> | 12.5 | 26.9 | 47.1 | Ма    |            |

Table 2626. TOE W5500 Crystal Characteristics

| Parameter                     | Range            |
|-------------------------------|------------------|
| Frequency                     | 25 MHz           |
| Frequency Tolerance (at 25°C) | ±30 ppm          |
| Shunt Capacitance             | 7pF Max          |
| Drive Level                   | 59.12uW/MHz      |
| Load Capacitance              | 18pF             |
| Aging (at 25°C)               | ±3ppm / year Max |

# 5.4.5 Power Supplies

Table 2727. Power Supply Specifications

| Power Symbol | Supplies             | Min   | Тур       | Max  | Units |
|--------------|----------------------|-------|-----------|------|-------|
| IOVDD        | MCU Digital IO       | 1.62  | 1.8 / 3.3 | 3.63 | V     |
| DVDD         | MCU Digital Core     | 1.05  | 1.1       | 1.16 | V     |
| VREG_VIN     | Voltage regulator    | 1.62  | 1.8 / 3.3 | 3.63 | V     |
| USB_VDD      | USB PHY              | 3.135 | 3.3       | 3.63 | V     |
| ADC_AVDD     | ADC                  | 1.62  | 3.3       | 3.63 | V     |
| VDD, AVDD    | TOE Digital & Analog | 2.97  | 3.3       | 3.63 | V     |

## 5.4.6 Power Consumption

TBD



#### 5.4.1 Transformer Characteristics

Table 2828. Transformer Characteristics

| Parameter  | Transmit End | Receive End |
|------------|--------------|-------------|
| Turn Ratio | 1:1          | 1:1         |
| Inductance | 350uH        | 350uH       |



Figure 7. Transformer Type

#### 5.4.2 MDIX

W55RP20 does not support auto-MDIX feature. Thus, user should use straight-through cables to connect to other switches or routers and crossover cables to connect to devices such as servers, workstations or another W55RP20. However, user can use either type of cable to connect to other devices with auto-MDIX enabled, and the interface automatically corrects for any incorrect cabling.



# **Document History Information**

| Version   | Date     | Descriptions    |
|-----------|----------|-----------------|
| Ver 1.0.0 | 5-Mar-25 | Initial Release |

# **Copyright Notice**

Copyright 2024 WIZnet Co., Ltd. All Rights Reserved.

Technical Support: <a href="https://forum.wiznet.io/">https://forum.wiznet.io/</a>

Sales & Distribution: <a href="mailto:sales@wiznet.io">sales@wiznet.io</a>

For more information, visit our website at <a href="https://www.wiznet.io/">https://www.wiznet.io/</a>