## Project 1: Pipelined CPU using Verilog

2018.11.21

## Project 1

- 最多三人一組, 請在 NTU COOL 成員>小組 確認分組, 分組有問題或 是需要幫忙湊組員的話請寄信給助教
- Deadline:
  - Deadline: 12/11(二) (3 weeks) 11:59 PM
  - Please upload to "NTU COOL"
- Demo:
  - 另行公佈時段給各組填寫(約在繳交後一週左右)
  - 內容:執行程式給助教檢查,回答數個相關問題
  - 需全員到齊

# Require

- Required Instruction Set:
  - and
  - or
  - add
  - sub
  - mul
  - addi
  - lw
  - sw
  - beq

| Instruction | ALUOp | operation        | Funct7<br>field | Funct3<br>field | Desired<br>ALU action | ALU control<br>input |
|-------------|-------|------------------|-----------------|-----------------|-----------------------|----------------------|
| ld          | 00    | load doubleword  | XXXXXXX         | XXX             | add                   | 0010                 |
| sd          | 00    | store doubleword | XXXXXXX         | XXX             | add                   | 0010                 |
| beq         | 01    | branch if equal  | XXXXXXX         | XXX             | subtract              | 0110                 |
| R-type      | 10    | add              | 0000000         | 000             | add                   | 0010                 |
| R-type      | 10    | sub              | 0100000         | 000             | subtract              | 0110                 |
| R-type      | 10    | and              | 0000000         | 111             | AND                   | 0000                 |
| R-type      | 10    | or               | 0000000         | 110             | OR                    | 0001                 |

| Instruction | Execution/address calculation stage control lines |        | Memory access stage control lines |              |               | Write-back stage<br>control lines |               |
|-------------|---------------------------------------------------|--------|-----------------------------------|--------------|---------------|-----------------------------------|---------------|
|             | ALUOp                                             | ALUSrc | Branch                            | Mem-<br>Read | Mem-<br>Write | Reg-<br>Write                     | Memto-<br>Reg |
| R-format    | 10                                                | 0      | 0                                 | 0            | 0             | 1                                 | 0             |
| ld          | 00                                                | 1      | 0                                 | 1            | 0             | 1                                 | 1             |
| sd          | 00                                                | 1      | 0                                 | 0            | 1             | 0                                 | X             |
| beq         | 01                                                | 0      | 1                                 | 0            | 0             | 0                                 | X             |

## Require

- Register File: 32 Register (Write When clock rising edge)
- Instruction Memory: 1KB
- Data Memory: 32 Bytes
- Data Path & Module Name
- Hazard handling
  - Data hazard
    - Implement the Forwarding Unit to reduce or avoid the stall cycles.
    - The data dependency instruction follow "lw" must stall 1 cycle.
    - No need forwarding to ID stage
  - Control hazard :
    - The instruction follow 'beq' or 'j' instruction may need stall 1 cycle.
    - Pipeline Flush

### Data hazard

• 不需要forwarding 到 ID stage!





# **Forwarding Control**

| Mux control          | Source | Explanation                                                                    |  |  |  |
|----------------------|--------|--------------------------------------------------------------------------------|--|--|--|
| ForwardA = 00        | ID/EX  | The first ALU operand comes from the register file.                            |  |  |  |
| ForwardA = 10        | EX/MEM | The first ALU operand is forwarded from the prior ALU result.                  |  |  |  |
| ForwardA = 01 MEM/WB |        | The first ALU operand is forwarded from data memory or an earlier ALU result.  |  |  |  |
| ForwardB = 00        | ID/EX  | The second ALU operand comes from the register file.                           |  |  |  |
| ForwardB = 10        | EX/MEM | The second ALU operand is forwarded from the prior ALU result.                 |  |  |  |
| ForwardB = 01        | MEM/WB | The second ALU operand is forwarded from data memory or an earlier ALU result. |  |  |  |

#### 1. EX hazard:

if (EX/MEM.RegWrite
and (EX/MEM.RegisterRd ≠ 0)
and (EX/MEM.RegisterRd =
ID/EX.RegisterRs1)) ForwardA = 10
if (EX/MEM.RegWrite
and (EX/MEM.RegisterRd ≠ 0)
and (EX/MEM.RegisterRd =
ID/EX.RegisterRs2)) ForwardB = 10

#### 2. MEM hazard:

if (MEM/WB.RegWrite
and (MEM/WB.RegisterRd ≠ 0)
and (MEM/WB.RegisterRd = ID/EX.RegisterRs1))
ForwardA = 01
if (MEM/WB.RegWrite

and (MEM/WB.RegisterRd = ID/EX.RegisterRs2))

and (MEM/WB.RegisterRd  $\neq$  0)

ForwardB = 01

### Stall & Flush

- In testbench.v
- Can be changed depends on your own design.

# Require (cont.)

- (80%) Source code (put all .v file into "code" directory)
  - CPU module
    - Basic (40%)
    - Data forwarding (20%)
    - Data hazard (lw stall) (10%)
    - Control hazard (flush) (10%)
  - TestBench (may need to modified)
    - Initialize storage units
    - Load instruction.txt into instruction memory
    - Create clock signal
    - Output cycle count in each cycle
    - Output Register File & Data Memory in each cycle
    - Print result to output.txt
  - TestData
    - Fibonacci
- (20%) Report (project1\_teamXX.pdf)
  - Members & Team Work
    - 須註明組員工作分配比例
  - How do you implement this Pipelined CPU.
  - Explain the implementation of each module.
  - Problems and solution of this project.
- Put all files and directory into *project1 teamXX VO*

# Output Example



Data Memory: 0x18 = Data Memory: 0x1c =

### Data Path & Module



FIGURE 4.62 The final datapath and control for this chapter.