

## **Memcached Reference Design Specification**

(Michaela Blott, Lisa Liu, Kimon Karras, Kees Vissers)

Rev 0.1



# **Revision History**

| Revision<br>Number | Date       | Author   | Change Description                 |
|--------------------|------------|----------|------------------------------------|
| 0.1                | 29/09/2014 | Lisa Liu | Initial document                   |
| 0.2                | 09/03/2015 | Lisa Liu | Add memcached client specification |

# **List of Reviewers**

| Name | Group | Reviewed Date |
|------|-------|---------------|
|      |       |               |
|      |       |               |
|      |       |               |
|      |       |               |
|      |       |               |





## **Contents**

| 1.                                 | Syst  | tem Architecture                    | . 4 |
|------------------------------------|-------|-------------------------------------|-----|
| 2.                                 | Mer   | mcached Client Usage                | .7  |
| 3.                                 | Syst  | tem Testing                         | .8  |
| 3                                  | .1    | FPGA Memcached Server Configuration | .9  |
| 3.2 Memcached Client Configuration |       | Memcached Client Configuration      | .9  |
|                                    |       |                                     |     |
|                                    |       |                                     |     |
|                                    |       |                                     |     |
|                                    |       | <u>List of Figures</u>              |     |
| _                                  |       | : Top-level Architecture            |     |
| Figu                               | re 2: | Memcached Pipeline Overview         | .5  |



## 1. System Architecture

The memcached application implemented on the alpha-data card includes a Key-Value-Store, a binary memcached protocol parser and formatter, a memory subsystem, a software memory management system on host PC and a UDP offload engine unit.



Figure 1: Top-level Architecture

The 10Gbps network interface includes layer 2 and below processing, as such it contains the MAC and potentially the PCS\_PMA functionality. Packets received on the network interface are passed to the UDP offload engine, which extracts the payloads – memcached requests, and passes the requests to the memcached pipeline. The memcached pipeline analyzes the memcached packets, accesses the memory subsystem to store or retrieve key-value pairs and in the end formats the results into memcached packets to be sent back as UDP payloads to the network interface. On the host PC, a software memory management system is implemented to allocate and reclaim the memory addresses for the values.

The memcached pipeline is illustrated in more detail in figure 2. Basically, the request parser analyzes the memcached packets to extract keys, value, and meta-data information and generates an opcode for the currently supported subset of operations. Currently, only binary protocols are included in this reference design. The request parser normalizes all packets to the format of the standard axi stream interface. This information is then passed to the hash table. The hash table's responsibility is to produce an index into the value store for any incoming key. The value store simply supports read or write operations on a corresponding area of memory as defined by the opcode. For SET operations, the presented value is written into memory. In case of GET operations, the retrieved value is

© Copyright 2016 Xilinx

added to the packet information as it streams to the response formatter. Finally, the response formatter supports formatting of responses according to the supported protocols.



Figure 2: Memcached Pipeline Overview

To support multi-million searching entries, the current implementation uses DRAM to store the hash table and both DRAM and BRAM to store the values. The memory subsystem provides the standard axi stream interface to allow memcached pipeline to access different memory components. The memory addresses of values are allocated and deallocated by host software and accessed by hash table via PCIe link.

As illustrated in figure 3, the memory subsystem provides the storage for the hash table and value store. The value store is partitioned into two main areas, one that resides within DRAM and one within BRAM. A splitter and merger are needed whereby the splitter routes memory requests to either DRAM or BRAM on the basis of the size of the value and the merger simply aggregates the results back into the memcached pipeline data path.



© Copyright 2016 Xilinx

#### **Figure 3: Memcached Subsystem Architecture**

Figure 4 shows the architecture of the software memory management system, which is responsible for allocating and reclaiming the memory space for storing values. That is, when a new key-value pair arrives, this system allocates an address either in DRAM or in BRAM based on the value's size and inserts it into the hash table via PCIe link. Similarly, when items are removed, the freed address is returned to the memory management logic via PCIe link.



**Figure 4: Memory Management System Architecture** 



## 2. Memcached Client Usage

To test the memcached FPGA server, a memcahed client has been developed. The memcached client consists of two parts: requests generation and requests transmission. The requests generation part reads the key value size configuration file (.csv file) and generates corresponding memcached SET and GET requests. The requests transmission part reads the read\_ratio and time\_out options from command line, generates UDP packets that contains the memcached binary SET and GET requests as payload, and transmits the UDP packets according to the read\_ratio until the time\_out.

The usage of memcache client is given in following papragraphs.

USAGE: ./udp\_mcd\_client [OPTIONS]

--config\_file\_name KV request configuration file name. Default=kv\_pair.csv

--read ratio read ratio. Default=0.700000

--time\_out Default=1 seconds

--single\_run issue set and get requests generated from the config file once.

--help print this message.

The key value configuration file (.csv) file lists all possible <key\_size, value\_size> pairs that are used in the client. (Currently we only support value size <= 4096 bytes.) For example, following text of a .csv file indicates there are 6 KV pairs used in the memcached client. The first pair contains one byte key and 8 byte value, the last pair contains 2 byte key and 896 byte value.

1,8

1,16

2,64

2,128

2,896

The "read\_ratio" option defines the the percentage of the GET requests transmitted by the client. The "single\_run" option causes the client to ignore "read\_ratio" and "time\_out" option, and issues SET request and GET requests for each KV pair specified in the configuration .csv file.



## 3. System Testing

To test the memcached FPGA server, please follow the steps below.

- Deploy the UoeMcdSingleDramPCIe\_top.bit to the alpha data card via analyzer or implact or vivado hardware manager.
- 2. Reboot the Linux machine that contains the alpha data card. For the following reference, this Linux machine is called FPGA Memcached Server.
- 3. Copy the PCIe\_Driver.tar to the FPGA Memcached Server. Then, take following steps to start software memory management on the FPGA Memcached Server.
  - a. Navigate to the "PCle\_Driver/Linux\_Driver" directory
  - b. Run "sudo ./install\_drive.sh to install PCIe driver
  - c. Naviage to "PCIe\_Driver/memMgt" directory
  - d. Run "sudo make commandline\_driver" to compile and build executable
  - e. Navigate to PCIe\_Driver/memMgt/bin/commandline\_driver and run "sudo ./memMgt" to start memory management software
  - f. Once the memory management software starts, enter "d" to display the bitstream revision number. You should see "6".
  - g. Enter "m" to start memory management.
- 4. Connect the 10G interface of a Linux machine, which will be referred to as Memcached Client in the following paragraphs, to the FPGA Memcached Server.
- 5. On the Memcached Client, use if config to set the ip address and netmask of the 10G interface that is connecting to alpha data card as:

1.1.1.x

255.255.255.0

- 6. Run "ifconfig 10G\_eth\_inf mtu 9000" to set the MTU of the 10G port on the Memcached client as 9000 bytes to avoid ip fragmentation.
- 7. Copy udp\_mcd\_client.tar to the Memcached Client, unzip the tar file and then navigate to udp\_mcd\_client and run "make" to build executable memcached client
- 8. On Memcached Client, run "ping 1.1.1.1" to see if the link between Memcached Client and Server is up.
- 9. On Memcached Client, start wireshark to capture the packets for the 10G prot, run "./udp\_mcd\_client --config\_file\_name kv\_config.csv --single\_run", then you should be able to see something like follow image.





10. On Memcached Client, stop wireshark, and run "./udp\_mcd\_client -config\_file\_name kv\_config.csv -read\_ratio 0.9 -time\_out 60" to run memcached client for 60 seconds with given read ratio.

### 3.1 FPGA Memcached Server Configuration

Operating System:

Linux xird157.xilinx.com 3.14.22-100.fc19.x86\_64 #1 SMP Wed Oct 15 12:46:05 UTC 2014 x86\_64 x86\_64 x86\_64 GNU/Linux

### 3.2 Memcached Client Configuration

Operating System:

Linux xirlabsws4 3.17.8-200.fc20.x86\_64 #1 SMP Thu Jan 8 23:26:57 UTC 2015 x86\_64 x86\_64 x86\_64 GNU/Linux

© Copyright 2016 Xilinx