# HIGH-VOLTAGE MIXED-SIGNAL IC

160 x 240 4S STN LCD Controller-Driver

Confidentia



**MP Specifications** Datasheet Revision:

**September 10, 2014** 





# TABLE OF CONTENT

| Introduction                       | 3  |
|------------------------------------|----|
| Ordering Information               | 4  |
| Block Diagram                      | 5  |
| Pin Description                    | 6  |
| Recommended COG Layout             | 9  |
| Control Registers                  | 10 |
| Command Summary                    |    |
| Command Description                | 13 |
| LCD Voltage Setting                | 26 |
| V <sub>LCD</sub> Quick Reference   | 27 |
| LCD Display Controls               | 29 |
| ITO Layout Considerations          | 30 |
| Host Interface                     | 32 |
| Display Data RAM                   | 40 |
| Reset & Power Management           |    |
| MULTI-Time Program (MTP) N♥ Memory | 48 |
| MTP Operation for LCM Makers       | 49 |
| ESD Consideration                  | 54 |
| Absolute Maximum Ratilins          | 55 |
| Specifications                     | 56 |
| AC Characteristics                 | 57 |
| Physical Dimens ons                |    |
| Alignment Mark Information         | 64 |
| Pad Coordinates                    | 65 |
| Tray Information                   | 71 |
| Revision History                   | 72 |

160x240 STN Controller-Driver

# **UC1638**

Single-Chip, Ultra-Low Power 160COM x 240SEG Matrix Passive LCD Controller-Driver

### INTRODUCTION

UC1638c is an advanced high-voltage mixed-signal CMOS IC, especially designed for the display needs of low power handheld devices.

This chip employs UltraChip's unique DCC (Direct Capacitor Coupling) driver architecture and FRM (Frame Rate Modulation) gray-shade modulation scheme to achieve near crosstalk free images, with well balanced gray shades.

In addition to low power COM and SEG drivers, UC1638c contains all necessary circuits for high-V LCD power supply, bias voltage generation, temperature compensation, timing generation and graphics data memory.

Advanced circuit design techniques are employed to minimize external component counts and reduce connector size while achieving extremely low power consumption.

### MAIN APPLICATIONS

Cellular Phones, battery operated hand held devices or portable Instruments

### **FEATURE HIGHLIGHTS**

- Single chip controller-driver for 160x240 matrix STN LCD with 4 gray shades and B/W Mode.
- A software-readable ID pin to support configurable vender identification.
- Partial scroll function and programmable data is taken window to support flexible manipulation of screen data.
- Support both page ordered and course ordered display buffer RAM access.
- Support industry standard 4 vire (S1), 3-wire (S8), and 2-wire (I<sup>2</sup>C) serial interface and 8-by parallel bus (8080 or 6800).

- Special driver structure and gray shade modulation scheme. Consistent low power consumption under all display patterns.
- Fully programmable Mux Rate, partial display window, Bias Ratio and Line Rate allow many flexible power management options.
- Four software programmable frame rate. Support the use of fast Liquid Crystal material for speedy LCD response.
- Software programmable to the prevature compensation coefficients.
- Self-configuring 10x charge pump with on-chip pumping capacitors. On 3/5 external capacitors are required to operate.
- Flexible data addressing/mapping schemes to support wide ringe or software models and LCD layout placements
- Very low pin count (9~10 pins with S8, S9 or I2C) allows e... ptional image quality in COG format on conventional ITO glass.
  - Many on-chip and I/O pad layout features to support optimized COG applications.
- V<sub>DD</sub> (digital) range (Typ.): 1.8V ~ 3.3V
   V<sub>DD2/3</sub> (analog) range (Typ.): 2.8V ~ 3.3V
   LCD V<sub>OP</sub> range: 6.3V ~ 17.49V
- MTP trimming available to support precise LCD contrast matching.
- Suitable ACF size: 3uM or 4uM
- Available in gold bump dies Bump pitch: 27 μM

Bump gap:  $12 \mu M \pm 3 \mu M$ 

Bump surface: 2,025 μM<sup>2</sup>

fidentila



160x240 STN Controller-Driver

### **ORDERING INFORMATION**

| Part Number | MTP | I <sup>2</sup> C | Description                        |  |  |  |  |  |
|-------------|-----|------------------|------------------------------------|--|--|--|--|--|
| UC1638cGAA  | Yes | Yes              | Gold bumped die, Bump Height: 12uM |  |  |  |  |  |
| UC1638cGBA  | Yes | Yes              | Gold bumped die, Bump Height: 15uM |  |  |  |  |  |



### **APPLICATION INFORMATION**

For improved readability, the specification contains many application data points on information is given, it is advisory and does not form part of the specification for the device.

### USE OF I2C

The implementation of I<sup>2</sup>C is already included and tested in all silicon.

### **BARE DIE DISCLAIMER**

All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing. There is no post waffle saw/pack testing performed on individual die. Although the latest processes are activated for wafer sawing and die pick-&-place into waffle pack carriers, UltraChip has no control of third party procedures in the handling, packing or assembly of the die. Accordingly, it is the responsibility of the customer to test and qualify their applications in which the die is to be used. Unaccordingly their applications in which the die is to be used. Unaccordingly their applications in which the die is to be used. Unaccordingly their applications in which the die is to be used. Unaccordingly their applications in which the die is to be used. Unaccordingly their applications in which the die is to be used. The die is to be used to be used to be used to be used to be used. The die is to be used to be use systems after handling, packing or assembly of the die

### MTP LIGHT SENSITIVITY

The MTP memory cell is sensitive to phote ex itat Under extended exposure to strong ambient light, the MTP cells can lose its content The system designer is advised to provide proper light shields to realize full MTP content before the specified memory retention time s retention performance.

### LIFE SUPPORT APPLICATIONS

These devices are not designed for use in life support appliances, or systems where malfunction of these products can reasonably be expected to result in personal injuries. Customer using or selling these products for use in such applications do so at their own risk.

### **CONTENT DISCLAIMER**

UltraChip believes the information contained in this document to be accurate and reliable. However, it is subject to change without notice. No responsibility is assumed by UltraChip for its use, nor for infringement of patents or other rights of third parties. No part of this publication may be reproduced, or transmitted in any form or by any means without the prior consent of UltraChip Inc. UltraChip's terms and conditions of sale apply at all times.

### **CONTACT INFORMATION**

ULTRACHIP INC. (Headquarter) 4F, No. 618, Recom Road, Neihu District, Taipei 114, Taiwan, R. O. C.

Tel: +886 (2) 8797-8947 Fax: +886 (2) 8797-8910

Sales e-mail: sales@ultrachip.com Web site: http://www.ultrachip.com



### **BLOCK DIAGRAM**





### **PIN DESCRIPTION**

| Pin Name<br>(Pad Name)                                                     | Туре   | # of Pins                                                                                                                                   | Description                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|----------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                                                                            |        |                                                                                                                                             | MAIN POWER SUPPLY                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| V <sub>DD</sub>                                                            | PWR    | 14<br>14                                                                                                                                    | $V_{DD}$ is the digital power supply and it should be connected to a voltage source that is no higher than $V_{DD2}/V_{DD3}$ . $V_{DD2}/V_{DD3}$ is the analog power supply and it should be connected to the same power source.                     |  |  |  |  |  |  |
| V <sub>DD3</sub>                                                           | 1 ***  | 5                                                                                                                                           | Please maintain the following relationship: $V_{DD}+1.3V \ge V_{DD2/3} \ge V_{DD}$                                                                                                                                                                   |  |  |  |  |  |  |
|                                                                            |        |                                                                                                                                             | Minimize the trace resistance for V <sub>DD</sub> and V <sub>DD2</sub> /V <sub>DD3</sub> .                                                                                                                                                           |  |  |  |  |  |  |
| $\begin{matrix} V_{SS} \\ V_{SS2} \end{matrix}$                            | GND    | 17<br>14                                                                                                                                    | Ground. Connect $V_{SS}$ and $V_{SS2}$ to the shared GND pin. Minimize the trace resistance for this node.                                                                                                                                           |  |  |  |  |  |  |
| \/                                                                         | 5      | Auxiliary VDD. This pin is connected to the main VDD bus within the IC. It's provided to facilitate chip configurations in COG application. |                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| VDDX                                                                       |        | 5                                                                                                                                           | There's no need to connect VDDX to main VDD externally an $n$ though $\underline{NOT}$ be used to provide VDD power to the chip.                                                                                                                     |  |  |  |  |  |  |
|                                                                            |        |                                                                                                                                             | LCD Power Supply & Voltage Control                                                                                                                                                                                                                   |  |  |  |  |  |  |
| V <sub>A0+</sub> , V <sub>A0-</sub><br>V <sub>A1+</sub> , V <sub>A1-</sub> | PWR    | 3, 3<br>3, 3                                                                                                                                | LCD Bias Voltages. These are the voltage sources to provide SEG driving currents. These voltages are generated internally. Connect saparators of $C_{AX}$ / $C_{BX}$ of values between $V_{AX+} \sim V_{AX-} / V_{BX+} \sim V_{BX-}$ , respectively. |  |  |  |  |  |  |
| $V_{B0+},V_{B0-} \ V_{B1+},V_{B1-}$                                        |        | 3, 3<br>3, 3                                                                                                                                | The resistance of these traces directly a fects the driving strength of SEG electrodes and impacts the image of the LCD models. Minimize the trace resistance is critical in achieving high quality image.                                           |  |  |  |  |  |  |
|                                                                            |        |                                                                                                                                             | High voltage LCD Power Stoply.                                                                                                                                                                                                                       |  |  |  |  |  |  |
| $V_{LCDIN}$                                                                | PWR    | 4                                                                                                                                           | Capacitor $C_L$ should be connected between $V_{LCDOUT}$ and $V_{SS}$ . When $C_L$ is used, keep the trace resistance under $70\Omega$ .                                                                                                             |  |  |  |  |  |  |
| V <sub>LCDOUT</sub>                                                        | 1 VVIX | 5                                                                                                                                           | When using internal connect V <sub>LCDIN</sub> and V <sub>LCDOUT</sub> together.                                                                                                                                                                     |  |  |  |  |  |  |
|                                                                            |        |                                                                                                                                             | When using external run o, connect $V_{\text{LCDIN}}$ to external power and connect a capacitor between $V_{\text{LCDOUT}}$ and $V_{\text{LCDIN}}$ to external power and connect a                                                                   |  |  |  |  |  |  |

### Note

Recommended capacitor values:

CAX, CBX: For panels of 3-inch or smaller, u.e. i.2uF capacitor;
For panels bigger than 3 inch as, use 5μF capacitor or higher.
(Capacitor size depends on panel capacitance loading and actual image performance.)
C<sub>L</sub>: 330nF (25V) is appropriate for most applications.

To avoid the correction of depital signals being affected by the charging/discharging of  $V_{AX}$  or  $V_{BX}$ , do not overlay  $C_{AX}$ ,  $C_{BX}$  with the digital layout while FFC vering.



| Pin Name<br>(Pad Name)                 | Туре | # of Pins |                                                                                                                     |                                                                                                                          | Desc                  | ription     |           |               |         |               |  |  |  |  |
|----------------------------------------|------|-----------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|-----------|---------------|---------|---------------|--|--|--|--|
|                                        |      |           | Host Inte                                                                                                           | RFACE                                                                                                                    |                       |             |           |               |         |               |  |  |  |  |
|                                        |      |           | Bus mode: The interface bus mode is determined by BM[1:0] and DB[1]:                                                |                                                                                                                          |                       |             |           |               |         |               |  |  |  |  |
|                                        |      |           | Mode                                                                                                                |                                                                                                                          | BM[1                  | [0:1        | DB[1]     |               |         |               |  |  |  |  |
| BM0<br>BM1                             |      | 2 2       | 8080 (8-bit                                                                                                         |                                                                                                                          | 10                    | )           | Data      |               |         |               |  |  |  |  |
| (BM_pad<0>                             | I    |           | 2                                                                                                                   | 6800 (8-bit                                                                                                              |                       | 11          |           | Data          |         |               |  |  |  |  |
| BM_pad<1>)                             |      | _         | 4-wire SPI w/ 8-bit t                                                                                               | ken (S8)                                                                                                                 | 00                    | )           | 0         |               |         |               |  |  |  |  |
|                                        |      |           |                                                                                                                     |                                                                                                                          | 3-wire SPI w/ 9-bit t | ken (S9)    | 01        |               | 1       |               |  |  |  |  |
|                                        |      |           | 2-wire SPI (I                                                                                                       | C)                                                                                                                       | 00                    | )           | 1         |               |         |               |  |  |  |  |
| CS0<br>CS1<br>(CS_pad<0><br>CS_pad<1>) | I    | 2 2       | selected, DB[7:0] will b                                                                                            | Chip Select. Chip is selected when CS1="H" and CS0 = "L". When the chip is not selected, DB[7:0] will be high impedance. |                       |             |           |               |         |               |  |  |  |  |
| RST<br>(RST_pad)                       | I    | 2         | When RST="L", IC is in RESET state and all control registers are remittialized to the default states.               |                                                                                                                          |                       |             |           |               |         |               |  |  |  |  |
| (NOT_pau)                              |      |           | An RC Filter has been                                                                                               |                                                                                                                          |                       |             | T         | or exter      | rnal RC | noise filter. |  |  |  |  |
| CD<br>(CD_pad)                         | ı    | 2         | Select Control data or Display data for read/write control data "H": Display data                                   |                                                                                                                          |                       |             |           |               |         |               |  |  |  |  |
| (OD_pad)                               |      |           | In S9 mode, this pin is not used. Connect it to Vs.                                                                 |                                                                                                                          |                       |             |           |               |         |               |  |  |  |  |
| ID                                     |      |           | ID pin is for production control.                                                                                   |                                                                                                                          |                       |             |           |               |         |               |  |  |  |  |
| (ID_pad)                               | I    | 2         | The connection will aff command. Connect to                                                                         |                                                                                                                          |                       |             | using th  | <b>ne</b> Get | Status  |               |  |  |  |  |
| WR0<br>WR1                             |      | _         | WR[1:0] controls the read/write operation of the host interface. See section <i>Host Interface</i> for more detail. |                                                                                                                          |                       |             |           |               |         |               |  |  |  |  |
| (WR_pad<0><br>WR_pad<1>)               | I    | 2 2       | In parallel mode, WR[7 mode or the 8080 mo connect them to $V_{3}$ .                                                |                                                                                                                          |                       |             |           |               |         |               |  |  |  |  |
|                                        |      |           | Bi-directiona by says                                                                                               | th erial a                                                                                                               | and para              | llel host i | interface | es.           |         |               |  |  |  |  |
|                                        |      |           | In serial modes, conne<br>for read. SDAI and SD                                                                     |                                                                                                                          |                       |             |           |               |         | ] to SDAO     |  |  |  |  |
|                                        |      |           | D7                                                                                                                  | D6                                                                                                                       | D5                    | D4          | D3        | D2            | D1      | D0            |  |  |  |  |
| DB7~DB0                                |      |           | 8 bi/<br>(BM=1x)                                                                                                    |                                                                                                                          |                       | DB[         | 7:0]      |               |         |               |  |  |  |  |
| (DATA_pad<7> ~<br>DATA_pad<0>)         | I/O  | 2x8       | S8<br>(BM=00) ACK                                                                                                   | * ACK *                                                                                                                  | SDAO                  | SDAO        | SDAI      | _             | 0       | SCK           |  |  |  |  |
| <i>5/(//\_</i> pad<0//                 |      |           | S9<br>(BM=01) ACK                                                                                                   | * ACK *                                                                                                                  | SDAO                  | SDAO        | SDAI      | -             | 1       | SCK           |  |  |  |  |
|                                        |      |           | I <sup>2</sup> C<br>(BM=00)                                                                                         | -                                                                                                                        | SDAO                  | SDAO        | SDAI      | -             | 1       | SCK           |  |  |  |  |
|                                        |      |           | Connect unused pins t                                                                                               | o V <sub>SS</sub> .                                                                                                      |                       |             |           |               |         |               |  |  |  |  |
|                                        |      |           | * Leave it open if not u                                                                                            | sed.                                                                                                                     |                       |             |           |               |         |               |  |  |  |  |



160x240 STN Controller-Driver

| Pin Name<br>(Pad Name)         | Туре                           | # of Pins | Description                                                                               |  |  |  |  |  |  |  |  |  |
|--------------------------------|--------------------------------|-----------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|                                | HIGH VOLTAGE LCD DRIVER OUTPUT |           |                                                                                           |  |  |  |  |  |  |  |  |  |
| SEG1 ~ SEG240                  |                                |           | CEC (column) driver outpute. Cunnert up to 240 pivole                                     |  |  |  |  |  |  |  |  |  |
| (SEG_pad<1> ~<br>SEG_pad<240>) | HV                             | 240       | SEG (column) driver outputs. Support up to 240 pixels. Leave unused drivers open-circuit. |  |  |  |  |  |  |  |  |  |
| COM1 ~ COM160                  |                                |           | COM (rous) driver outpute. Support up to 160 rouse. Leave up up and COM drivers           |  |  |  |  |  |  |  |  |  |
| (COM_pad<1> ~<br>COM_pad<160>) | HV                             | 160       | COM (row) driver outputs. Support up to 160 rows. Leave unused COM drivers open-circuit.  |  |  |  |  |  |  |  |  |  |

### Note:

Several control registers will specify "0 based index" for COM and SEG electrodes. In those situations, COMx or SEGx will correspond to index x-1, and the value ranges for those index registers will be 0~159 for COM and 0~239 for SEG.

|                          |     |   | Misc. Pins                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POR_DIS<br>(POR_DIS_pad) | I   | 2 | Power-ON reset control.  Connect POR_DIS to V <sub>DD</sub> for "H"; to V <sub>SS</sub> for "L".  "L": Power-ON Reset Enabled "H": Power-ON Reset Esabled                                                                                                                                                                                                              |
| TST2                     | I/O | 2 | Test I/O pin for UltraChip's use only. Leave it open du no normal use.                                                                                                                                                                                                                                                                                                 |
| TST4                     | I   | 5 | Test control. This pin has on-chip pull-up resistor. Leave it open during normal operation. TST4 is also used as one of the high voltage programming power supply for MTP operation. For COG design with MTP options, prease wire out TST4 with an ITO trace resistance $30 \sim 70~\Omega$ . Drag TST4 to the FPC as a test point, and insulate it after programming. |
| Dummy                    | _   | 4 | Dummy pins are NOT connected inside the IC.                                                                                                                                                                                                                                                                                                                            |

**Note:** RL:  $3.3M\Omega \sim 10M\Omega$  to act as a draining circuit when VDD is shull down bruptly. Jittrachila

### RECOMMENDED COG LAYOUT



### Notes for $V_{DD}$ with COG:

The typical operation condition of UC1638c,  $V_{DD}$ =2.8V, should be met under all operating conditions. Unless  $V_{DD}$  and  $V_{DD2/3}$  ITO trances can each be controlled to be 20  $\Omega$  or lower;  $V_{DD}$ - $V_{DD2/3}$  separation can cause the actual on-chip  $V_{DD}$  drop to below 2.7V during high speed data-write condition. Therefore, for COG,  $V_{DD}$ - $V_{DD2/3}$  separation requires very careful ITO layout and very stringent testing before MP.



### **CONTROL REGISTERS**

UC1638c contains registers which control the chip operation. These registers can be modified by commands. The following table is a summary of the control registers, their meanings and their default values. Commands supported by UC1638c will be described in the next two sections: Command Table and Command Description.

Name: The Symbolic reference of the register.

Note that some symbol names refer to bits (flags) within another register.

Default: Numbers shown in **Bold** font are default values after System-Reset.

| Name | # of Bits | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SL   | 8         | 00H     | Scroll Line. Scroll the displayed image up by SL rows. The valid SL value is between 0 (no scrolling) and 159. Setting SL outside of this range causes undefined effect on the displayed image.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CR   | 8         | 00H     | Returned Column Address. Useful for cursor implementation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CA   | 8         | 00H     | Column Address of Display Data RAM (Used in Host for Display Data RAM access. Value range: 0 ~ 239)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PA   | 6         | 00H     | Page Address of Display Data RAM (Used in Host to access Display Data RAM. Value range: 0 ~ 55)  When DC[4:3]=10b PA[5]: select Write Pattern 0 or 1 PA[4:0]: set SRAM page address  When DC[4:3]=00b PA[5:0]: set SRAM page address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| BR   | 2         | 3H      | Bias Ratio. The ratio between V <sub>LCD</sub> and V <sub>BCD</sub> 00b: 6  10b: 11  11b: 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TC   | 3         | 4H      | Temperature Compensation (per 0) 000b: -0.00% 100b: -0.05% 101b: -0.10% 111b: -0.20%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PM   | 8         | 54H     | Electronic Potentiometer to line tune V <sub>BIAS</sub> and V <sub>LCD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PC   | 1         | 1H      | Power Control.  0b: External (LCD)  1b: Interin: VLCD (10x charge pump)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DC   | 6         | 08H     | Displaye ont structure of the control of the contro |
| AC   | 5         | 01H     | Address Control:  AC[0]: WA: Automatic column/page Wrap Around (Default 1: ON)  AC[1]: Auto-Increment order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



| Name              | # of Bits   | Default           | Description                                                                                                                                                                                                                                                                                                         |
|-------------------|-------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LC                | 9           | 098H              | LCD Control:  LC[0]: MX, Mirror X. SEG/Page_C sequence inversion (Default: OFF)  LC[1]: MY, Mirror Y. COM/Row sequence inversion (Default: OFF)  LC[3:2]: Line Rate (= Frame-Rate * Mux-Rate)  00b: 17.5 Klps                                                                                                       |
| NIV               | 7           | 00H               | N-line Inversion: NIV[5:0]: 000000b: Disable Inversion Function 000001b~1010000b: Invert every 2~64 lb.s NIV[6]: 0b: no-XOR 1b: XOR                                                                                                                                                                                 |
| CSF               | 1           | 0H                | COM Scan Function  0: Interlace Scan  1: Progressive Scan                                                                                                                                                                                                                                                           |
| CEN<br>DST<br>DEN | 8<br>8<br>8 | 9FH<br>00H<br>9FH | COM scanning end (last COM with rull line cycle, 0 based index) Display start (first COM with active scan culse, 0 based index) Display end (last COM with active scan culse, 0 based index) Please maintain the following relationship: CEN = the actual number of pivel rows on the LCD - 1 CEN >= DEN >= DST + 9 |
| WPC0              | 8           | 00H               | Window program sharing column address. Value range: <b>0</b> ~239.                                                                                                                                                                                                                                                  |
| WPP0              | 6           | 00H               | Window program starting Page Address. Value range: <b>0</b> ~39. When DC[4:3]=10b, Value range: 0~19                                                                                                                                                                                                                |
| WPC1              | 8           | EFH               | Window program ending column address. Value range: 0~239.                                                                                                                                                                                                                                                           |
| WPP1              | 6           | 27H               | Window, rogican ending Page Address. Value range: 0~39. Wien CC[4,3]=10b, Value range: 0~19. (Default: 13H)                                                                                                                                                                                                         |
| MTPC              | 5           | 10H               | M TP rogramming Control:  N TPC[2:0]: MTP command  000: Idle  001: Read  010: Erase  011: Program  1xx: For UltraChip use only.  MTPC[3]: MTP Enable ( auto clear after MTP command action done )  MTPC[4]: Use/Ignore MTP value. 0: Ignore  1: Use                                                                 |
| МТРМ              | 6           | 00H               | MTP Write Mask. Bit = 1: program, Bit = 0: no action.                                                                                                                                                                                                                                                               |
| RV                | 8           | 00H<br>96H        | MTP-Read PM  For MTP-read or MTP-erase, set VLCD = 6.3V and BR = 00b  For MTP-program, set VLCD = 8V and BR = 00b                                                                                                                                                                                                   |
| WV                | 8           | 46H               | MTP-Program / MTP-Erase PM (VLCD = 13V with BR = 10b)                                                                                                                                                                                                                                                               |

160x240 STN Controller-Driver

| Name            | # of Bits       | Default | Description                                                                                                            |  |  |  |  |  |  |  |  |
|-----------------|-----------------|---------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| RT              | 8               | 03H     | MTP-Read Timer (35mS when default Frame Rate)                                                                          |  |  |  |  |  |  |  |  |
| WT              | 8               | 40H     | MTP-Program / MTP-Erase Timer (200mS when default Frame Rate)                                                          |  |  |  |  |  |  |  |  |
| APC0~5<br>[7:0] | 8x6             | N/A     | Advanced Product Configuration. For UltraChip only. Do <u>NOT</u> use.                                                 |  |  |  |  |  |  |  |  |
|                 | Status Register |         |                                                                                                                        |  |  |  |  |  |  |  |  |
| POR             | 1               | PIN     | Access the connected status of POR_dis pin. 1/0: disable/enable POR                                                    |  |  |  |  |  |  |  |  |
| MX,<br>MY       | 1,<br>1         |         | MX : Mirror X, that is LC[0]. MY : Mirror Y, that is LC[1].                                                            |  |  |  |  |  |  |  |  |
| PID             | 1               | PIN     | Access the connected status of ID pin.                                                                                 |  |  |  |  |  |  |  |  |
| DE              | 1               |         | DE : display enabled.                                                                                                  |  |  |  |  |  |  |  |  |
| WS              | 1               | -       | MTP Operation Succeeded                                                                                                |  |  |  |  |  |  |  |  |
| MD              | 1               | -       | MTP option flag: 1 for MTP version, 0 for non-MTP version.                                                             |  |  |  |  |  |  |  |  |
| MS              | 1               | -       | MTP programming in-progress                                                                                            |  |  |  |  |  |  |  |  |
| Ver             | 2               |         | Ver : IC version. Default : 00b                                                                                        |  |  |  |  |  |  |  |  |
| PMO             | 6               | 00H     | PM offset. PMO[5]=1: The effective PM value, PMV = PM - PMO[4:0] PMO[5]=0: The effective PM value, PMV = PM + PMO[4:0] |  |  |  |  |  |  |  |  |
|                 |                 |         | Jittrachille<br>Jittrachille                                                                                           |  |  |  |  |  |  |  |  |

# **COMMAND SUMMARY**

The following is a list of host commands supported by UC1638c:

C/D: 0: Control, 1: Data W/R: 0: Write Cycle, 1: Read Cycle D7-D0: #: Useful Data bits -: Don't Care

| No  | Command                                 | C/D | W/R | D7  | D6   | D5 | D4  | D3  | D2     | D1 | D0 | Action             | Default    |
|-----|-----------------------------------------|-----|-----|-----|------|----|-----|-----|--------|----|----|--------------------|------------|
|     | Maida Data Duta                         | 0   | 0   | 0   | 0    | 0  | 0   | 0   | 0      | 0  | 1  |                    |            |
| 1.  | Write Data Byte (multiple-byte command) | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Write byte by byte | N/A        |
|     | (multiple-byte command)                 | :   | :   | :   | :    | :  | :   | :   | :      | :  | :  |                    |            |
|     | D 10 ( D )                              | 0   | 0   | 0   | 0    | 0  | 0   | 0   | 0      | 1  | 0  |                    |            |
| 2.  | Read Data Byte                          | 1   | 1   | #   | #    | #  | #   | #   | #      | #  | #  | Read byte by byte  | N/A        |
|     | (multiple-byte command)                 | :   | :   | :   | :    | :  | :   | :   | :      | :  | :  |                    |            |
|     | 0.101.1                                 | 0   | 0   | 0   | 0    | 0  | 0   | 0   | 0      | 1  | 1  | •                  |            |
| 3.  | Get Status                              | 1   | 1   | POR | MX   | MY | PID | DE  | WS     | MD | MS | Get Status         | N/A        |
|     | (triple-byte command)                   | 1   | 1   | Ver | 1:0] |    |     | PMC | 0[5:0] |    |    |                    |            |
|     | Set Column Address                      | 0   | 0   | 0   | 0    | 0  | 0   | 0   | 1      | 0  | 0  |                    |            |
| 4.  | (double-byte command)                   | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Set C. (7.1)       | 00H        |
| 5.  | Set Temp. Compensation                  | 0   | 0   | 0   | 0    | 1  | 0   | 0   | #      | #  | #  | Set Te 12:0        | 100b       |
| 6.  | Set Pump Control                        | 0   | 0   | 0   | 0    | 1  | 0   | 1   | 1      | 0  | #  | Sat PC             | 1b         |
|     | Set Adv. Program Control                | 0   | 0   | 0   | 0    | 1  | 1   | 0   | R      | R  | R  | $F = 0 \sim 5$     |            |
| 7.  | (double-byte command)                   | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Set APC[R][7:0]    | N/A        |
|     | Set Scroll Line LSB                     | 0   | 0   | 0   | 1    | 0  | 0   | #   | #      | #  | #  | Set SL[3:0]        | 0H         |
| 8.  | Set Scroll Line MSB                     | 0   | 0   | 0   | 1    | 0  | 1   | #   | #      | #  | #  | Set SL[7:4]        | 0H         |
|     | Set Page Address LSB                    | 0   | 0   | 0   | 1    | 1  | 0   | #   | #      | #  |    | Set PA[3:0]        | 0H         |
| 9.  | Set Page Address MSB                    | 0   | 0   | 0   | 1    | 1  | 1   | 0   | 0      | 4  | #  | Set PA[5:4]        | 0H         |
|     | Set V <sub>BIAS</sub> Potentiometer     | 0   | 0   | 1   | 0    | 0  | 0   | 0   |        | 0  | 1  |                    |            |
| 10. | (double-byte command)                   | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Set PM[7:0]        | 54H        |
| 11. | Set Partial Display Control             | 0   | 0   | 1   | 0    | 0  | 0   | 0   |        | 0  | #  | Set LC[8]          | 0: Disable |
| 12. | Set COM Scan Function                   | 0   | 0   | 1   | 0    | 0  | 0   | 0   |        | 1  | #  | Set CSF            | 0b         |
| 13. | Set RAM Address Control                 | 0   | 0   | 1   | 0    | 0  |     | 1   | #      | #  | #  | Set AC[2:0]        | 001b       |
| 14. | Set Display mode                        | 0   | 0   | 1   | 0    | 0  |     | 0   | 1      | #  | #  | Set DC[5:4]        | 00b        |
| 15. | Set Line Rate                           | 0   | 0   | 1   | 0    | 1  | 70  | 0   | 0      | #  | #  | Set LC[3:2]        | 10b        |
| 16. | Set All-Pixel-ON                        | 0   | 0   | 1   | 0    | 71 | 0   | 0   | 1      | 0  | #  | Set DC[1]          | 0b         |
| 17. | Set Inverse Display                     | 0   | 0   | 1   | 0    |    | 0   | 0   | 1      | 1  | #  | Set DC[0]          | 0b         |
| 18. | Set LCD Mapping Control                 | 0   | 0   | 1   |      |    | 0   | 0   | #      | #  | 0  | Set LC[1:0]        | 00b        |
|     | Set N-Line Inversion                    | 0   | 0   | 1   |      | 0  | 0   | 1   | 0      | 0  | 0  |                    |            |
| 19. | (double-byte command)                   | 1   | 0   | 46  | F    | #  | #   | #   | #      | #  | #  | Set NIV[6:0]       | 00H        |
|     | Set Display Enable                      | 0   | 0   | 47  | 1    | 0  | 0   | 1   | 0      | 0  | 1  | 0 - 500 01         |            |
| 20. | (double-byte command)                   | 1   | 0   |     | 0    | 1  | 0   | 1   | 1      | #  | #  | Set DC[3:2]        | 10b        |
| 21. | Set LCD Gray Shade 1                    | 0   |     | 1   | 1    | 0  | 1   | 0   | 0      | #  | #  | Set LC[5:4]        | 01b        |
| 22. | Set LCD Gray Shade 2                    | 0   |     | 1   | 1    | 0  | 1   | 0   | 1      | #  | #  | Set LC[7:6]        | 10b        |
|     | System Reset                            | 0   | 0   | 1   | 1    | 1  | 0   | 0   | 0      | 0  | 1  | •                  |            |
| 23. | (double-byte command)                   | 1   | 0   | 1   | 1    | 1  | 0   | 0   | 0      | 1  | 0  | System Reset       | N/A        |
| 24. | NOP                                     | 0   | 0   | 1   | 1    | 1  | 0   | 0   | 0      | 1  | 1  | No operation       | N/A        |
|     | Set Test Control                        | 0   | 0   | 1   | 1    | 1  | 0   | 0   | 1      | T  |    | For testing only.  |            |
| 25. | (double-byte command)                   | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Do not use.        | N/A        |
| 26. | Set LCD Bias Ratio                      | 0   | 0   | 1   | 1    | 1  | 0   | 1   | 0      | #  | #  | Set BR[1:0]        | 11b: 12    |
| 27. | Reset Cursor Update Mode                | 0   | 0   | 1   | 1    | 1  | 0   | 1   | 1      | 1  | 0  | AC[4]=0, CA=CR     | N/A        |
| 28. | Set Cursor Update Mode                  | 0   | 0   | 1   | 1    | 1  | 0   | 1   | 1      | 1  | 1  | AC[4]=1, CR=CA     | N/A        |
|     | Set COM End                             | 0   | 0   | 1   | 1    | 1  | 1   | 0   | 0      | 0  | 1  |                    |            |
| 29. | (double-byte command)                   | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Set CEN[7:0]       | 159        |
| 0.0 | Set Partial Display Start               | 0   | 0   | 1   | 1    | 1  | 1   | 0   | 0      | 1  | 0  | 0 + 00777 61       |            |
| 30. | (double-byte command)                   | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Set DST[7:0]       | 0          |
| 31. | Set Partial Display End                 | 0   | 0   | 1   | 1    | 1  | 1   | 0   | 0      | 1  | 1  | Cot DENIZIO        | 150        |
| ادا | (double-byte command)                   | 1   | 0   | #   | #    | #  | #   | #   | #      | #  | #  | Set DEN[7:0]       | 159        |





**ULTRACHIP** 

160x240 STN Controller-Driver

| No          | Command                   | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Action                | Default    |
|-------------|---------------------------|-----|-----|----|----|----|----|----|----|----|----|-----------------------|------------|
| 32.         | Set Window Programming    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | Set WPC0[7:0]         | 0          |
| <u> </u>    | Starting Column Address   | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | 001111 00[1:0]        | _          |
| 33.         | Set Window Programming    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | Set WPP0[5:0]         | 0          |
|             | Starting Page Address     | 1   | 0   | 0  | 0  | #  | #  | #  | #  | #  | #  | 0011111 0[0.0]        | ŭ          |
| 34.         | Set Window Programming    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 0  | Set WPC1[7:0]         | 239        |
| <b>O</b> 1. | Ending Column Address     | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | 000 777 0 777.03      | 200        |
| 35.         | Set Window Programming    | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | Set WPP1[5:0]         | 39         |
| 55.         | Ending Page Address       | 1   | 0   | 0  | 0  | #  | #  | #  | #  | #  | #  | 061 771 1[0.0]        | 39         |
| 36.         | Enable Window Program     | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | #  | Set AC[3]             | 0: Disable |
| 37.         | Set MTP Operation control | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTPC[4:0]         | 10H        |
| 37.         | (double-byte command)     | 1   | 0   | 0  | 0  | 0  | #  | #  | #  | #  | #  | 36t W11 0[4.0]        |            |
| 38.         | Set MTP Write Mask        | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTPM[5:0]         | 00H        |
| 50.         | (double-byte command)     | 1   | 0   | 0  | 0  | #  | #  | #  | #  | #  | #  | Oct Will M[5.0]       | 0011       |
| 39.         | Set MTP Read              | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | Set RV[7:0] (BR 200 ) | 00H        |
| 39.         | Potentiometer             | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Set KV[7.0] (BK-000   | 0011       |
| 40.         | Set MTP Program/Erase     | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | Set WV[7:0 (BR-10b)   | 46H        |
| 40.         | Potentiometer             | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Set WV[7.0, DIN 100)  | 4011       |
| 41.         | Set MTP Write Timer       | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | S(+W1,7:0]            | 40H        |
| 41.         | (double-byte command)     | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | 30 W [W.U]            | 4UN        |
| 42.         | Set MTP Read Timer        | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Set RT[7:0]           | 03H        |
| 42.         | (double-byte command)     | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  |                       | 0311       |

Warning: Any bit patterns other than the commands listed above may result in undefined beh

- (1) Any bit patterns other than the commands listed above may result in undefined behavior
- (2) The interpretation of commands (37)~(42) depends on register MTPC[3].
- (3) After MTP-ERASE or MTP-PROGRAM operation, before resuming rormal of ion, please always a) Remove TST4 power source,
  - b) Do a full VDD ON-OFF-ON cycle.



### **COMMAND DESCRIPTION**

C/D: 0: Control, 1: Data W/R: 0: Write Cycle, 1: Read Cycle D7-D0: #: Useful Data bits -: Don't Care

### (1) WRITE DATA TO DISPLAY MEMORY

| Action                  | C/D | W/R | D7                       | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|-------------------------|-----|-----|--------------------------|----|----|----|----|----|----|----|--|--|
| Write data              | 0   | 0   | 0                        | 0  | 0  | 0  | 0  | 0  | 0  | 1  |  |  |
| (multiple-byte command) | 1   | 0   | 8-bit data write to SRAM |    |    |    |    |    |    |    |  |  |
| (maniple byte communa)  | :   | :   | :                        |    |    |    |    |    |    |    |  |  |

### (2) READ DATA FROM DISPLAY MEMORY

| Action                  | C/D | W/R | D7 | D6 | D5 | D4           | D3      | D2       | D. | D0 |
|-------------------------|-----|-----|----|----|----|--------------|---------|----------|----|----|
| Read data               | 0   | 0   | 0  | 0  | 0  | 0            | 0       | 0        |    | 0  |
| (multiple-byte command) | 1   | 1   |    |    | 8  | 3-bit data f | rom SRA | <b>V</b> |    |    |
| (maniple byte command)  | :   | :   |    |    |    |              | :       | ×        |    |    |

Write/Read Data Byte (command 1, 2) operation uses internal Page Address register (PA) and Column (ddress register (CA). Four rows of LCD pixel image are defined as one row in SRAM. Each column of pixel corresponds to the solumn of SRAM data. PA and CA registers can be programmed by issuing Set Page Address and Set Column Address commands. If wraparound (WA, AC[0]) is OFF (0), CA will stop increasing after reaching the CA boundary, and system programmers need to set the values of PA and CA explicitly. If WA is ON (1), when CA reaches end of column address, CA will be reset to 0 and PA will be increased or decreased, depending on the setting of Page Increment Direction (PID, AC[0]). When PA reaches the boundary of RAM (i.e. PA = 0 or 39), PA will be wrapped around to the other end of RAM and continue.

After issuing command 1 or 2, multiple bytes of data may be written or read, respect ely, until next command is input. For 8-bit interface, the first cycle of read is a dummy read. Please ignore the data read over

### (3) GET STATUS

| Action                | C/D | W/R | D7  | D6               | 05 | D4  | D3  | D2    | D1 | D0 |
|-----------------------|-----|-----|-----|------------------|----|-----|-----|-------|----|----|
| Get Status            | 0   | 0   | 0   |                  | 0  | 0   | 0   | 0     | 1  | 1  |
| (triple-byte command) | 1   | 1   | POR | N.X              | MY | PID | DE  | WS    | MD | MS |
| (inple-byte command)  | 1   | 1   | Ver | ··0 <sub>J</sub> |    |     | PMC | [5:0] |    |    |

Status 1 definitions:

POR: Power-On-Reset status of accessing to POR DIS oin. (0: POR enabled, 1: POR disabled)

MX: Status of register LC[0], mirror X. MY: Status of register LC[1], mirror Y.

PID: Provide connection status of accessing to Dpin.
DE: Display enable flag. DE=1 when oxiolay is enabled

WS: MTP Command Succeeded

MD: MTP Option (1: MTP version, a: non-MTP version)

MS: MTP action status

Status 2 definitions:

Ver[1:0]: IC Version Code, 00 ~ 11. Default: 00

PMO[5:0]: PM offset value.

If multiple Get Status commands are issued consecutively within one single CD 1 $\Rightarrow$ 0 $\Rightarrow$ 1 transaction, the Get Status command will return {Status1, Status2, Status1, Status2, Status1..} alternately.

### (4) SET COLUMN ADDRESS

| Action                     | C/D | W/R | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|----------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Set Column Address CA[7:0] | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   |
| (double-byte command)      | 1   | 0   | CA7 | CA6 | CA5 | CA4 | CA3 | CA2 | CA1 | CA0 |

Set SRAM column address for read/write access. Each CA corresponds to one individual SEG electrode.

CA value range: 0~239 (Default: 0)



160x240 STN Controller-Driver

### **SET TEMPERATURE COMPENSATION**

| Action                        | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  |
|-------------------------------|-----|-----|----|----|----|----|----|-----|-----|-----|
| Set Temperature Comp. TC[2:0] | 0   | 0   | 0  | 0  | 1  | 0  | 0  | TC2 | TC1 | TC0 |

Set V<sub>BIAS</sub> temperature compensation coefficient (%-per-degree-C)

| TC[2:0]        | Temperature Compensation |
|----------------|--------------------------|
| 000b           | -0.00% per °C            |
| 100b (Default) | -0.05% per °C            |
| 101b           | -0.10% per °C            |
| 110b           | -0.15% per °C            |
| 111b           | -0.20% per °C            |

### (6) SET PUMP CONTROL

| Action              | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | 5 |   | D0 |
|---------------------|-----|-----|----|----|----|----|----|----|---|---|----|
| Set Pump Control PC | 0   | 0   | 0  | 0  | 1  | 0  | 1  | 1  | 7 | 7 | PC |

| PC           | Pump Control                                |
|--------------|---------------------------------------------|
| 0b           | External V <sub>LCD</sub>                   |
| 1b (Default) | Internal V <sub>LCD</sub> (10x charge pump) |

### (7) SET ADVANCED PROGRAM CONTROL

|                  | Action                           | 0,0       | **/!  | ים<br>ד | <b>D</b> 0 | 23  | <b>D</b> -1              | 5           | DE.   |    | 50 |
|------------------|----------------------------------|-----------|-------|---------|------------|-----|--------------------------|-------------|-------|----|----|
| Set Pur          | np Control PC                    | 0         | 0     | 0       | 0          | 1   | 0                        | 1           | 1     |    | PC |
| Set PC to progra | m the build-in charge pu         | ımp s     | tages | •       |            |     |                          |             | X     |    |    |
| PC               | Pump Control                     |           |       |         |            |     |                          |             |       |    |    |
| 0b               | External V <sub>LCD</sub>        |           |       |         |            |     |                          |             |       |    |    |
| 1b (Default)     | Internal V <sub>LCD</sub> (10x c | harge     | pum   | p)      |            |     |                          | 7           |       |    |    |
| •                | rnal pump, setting PM is         | s still r | neces | sary.   |            |     | Ç                        | 0           |       |    |    |
| (7) SET ADVANC   | CED PROGRAM CONTROL              |           |       |         |            |     |                          |             |       |    |    |
|                  | Action                           | C/D       | W/R   | D7      | D6         | D5  | 4                        | D3          | D2    | D1 | D0 |
| Set A            | APC[R][7:0]                      | 0         | 0     | 0       | 0          | _1  | 1                        | 0           | R     | R  | R  |
| (double-l        | oyte command)                    | 1         | 0     |         |            | APC | κ <sub>][</sub> /:0] reg | gister para | meter |    |    |

For UltraChip's use only. Please do NOT use.

### (8) SET SCROLL LINE

| Action                      | C/D | W/R |   |   | 76 | D5 | D4 | D3  | D2  | D1  | D0  |
|-----------------------------|-----|-----|---|---|----|----|----|-----|-----|-----|-----|
| Set Scroll Line LSB SL[3:0] | 0   | 0   | 0 | V | 1  | 0  | 0  | SL3 | SL2 | SL1 | SL0 |
| Set Scroll Line MSB SL[7:4] | 0   | 0   | 0 | 7 | 1  | 0  | 1  | SL7 | SL6 | SL5 | SL4 |

Set the scroll line number.

Scroll line setting will scroll the displayed image up by SL rows. The valid value for SL is between 0 (no scrolling) and 159.





### (9) SET PAGE ADDRESS

| Action                    | C/D | W/R | D7 | D6 | D5 | D4 | D3  | D2  | D1  | D0  |
|---------------------------|-----|-----|----|----|----|----|-----|-----|-----|-----|
| Set Page Address PA [3:0] | 0   | 0   | 0  | 1  | 1  | 0  | PA3 | PA2 | PA1 | PA0 |
| Set Page Address PA [5:4] | 0   | 0   | 0  | 1  | 1  | 1  | 0   | 0   | PA5 | PA4 |

Set SRAM Page Address for read/write access. Possible value =  $\mathbf{0}$ ~39. UC1638c can store 2 B/W mode pictures in SRAM. Set PA[5] to specify which one to store. (Also refer to command "Set Display Mode".)

When DC[4:3] = 10b

PA[5]: Write Pattern (0 or 1) selection PA[4:0]: set SRAM page address

When DC[4:3] = 00b

PA[5:0] : set SRAM page address

### (10) SET VBIAS POTENTIOMETER

| Action                                        | C/D | W/R | D7  | D6  | D5  | D4  | D3  | D2 🔷 | D.  | 7 | D0  |
|-----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|------|-----|---|-----|
| Set V <sub>BIAS</sub> Potentiometer. PM [7:0] | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0    |     |   | 1   |
| (double-byte command)                         | 1   | 0   | PM7 | PM6 | PM5 | PM4 | PM3 | PMC  | PM1 |   | PM0 |

Program V<sub>BIAS</sub> Potentiometer (PM[7:0]). See section LCD VOLTAGE SETTING for more detail.

Effective range: 0 ~ 255 (Default: 54H, that is 84 in decimal)

### (11) SET PARTIAL DISPLAY CONTROL

|   | A 41                              | 0/5 | 14//5 | D7 |    | DE |    |    | Da | D4 |     |
|---|-----------------------------------|-----|-------|----|----|----|----|----|----|----|-----|
| l | Action                            | C/D | W/R   | טז | D6 | D5 | D4 | 23 | D2 | ט1 | D0  |
|   | Set Partial Display Enable LC [8] | 0   | 0     | 1  | 0  | 0  | 0  | 0  | 1  | 0  | LC8 |

This command is used to enable partial display function.

| LC[8]        | Partial Display function | Mux-Rate          |         |     | Action                       |
|--------------|--------------------------|-------------------|---------|-----|------------------------------|
| 0b (Default) | Disabled                 | = CEN+1 (DST, DEN | not use | J.) | Scan COM1 ~ COM(CEN+1)       |
| 1b           | Enabled                  | = DEN-DST+1       |         |     | Scan COM(DST+1) ~ COM(DEN+1) |

### (12) SET COM SCAN FUNCTION

| Action                    | C/D | W/R | D | V | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|---------------------------|-----|-----|---|---|----|----|----|----|----|----|-----|
| Set COM Scan Function CSF | 0   | 0   | 1 |   | 0  | 0  | 0  | 0  | 1  | 1  | CSF |

| CSF          | COM scan function |
|--------------|-------------------|
| 0b (Default) | Interlace scan    |
| 1b           | Progressive Scan  |



### (13) SET RAM ADDRESS CONTROL

| Action       | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  |
|--------------|-----|-----|----|----|----|----|----|-----|-----|-----|
| Set AC [2:0] | 0   | 0   | 1  | 0  | 0  | 0  | 1  | AC2 | AC1 | AC0 |

Program registers AC[2:0] for RAM address control.

AC[0]: WA, Automatic column/page wrap around.

0: CA or PA (depends on AC[1]= 0 or 1) will stop increasing after reaching boundary

1: CA or PA (depends on AC[1]= 0 or 1) will restart, and PA or CA will increase by one.

AC[1]: Auto-Increment order

0 : column (CA) increase (+1) first until CA reaches CA boundary, then PA will increase by (+/-1).

1: page (PA) increase (+/-1) first until PA reach PA boundary, then CA will increase by (+1).

AC[2]: RID, Page Address (PA) auto increment direction (0/1 = +/-1)

When WA=1 and CA reaches CA boundary, PID controls whether Page Address will be adjusted by +1 or -1.

AC[2:0] controls the auto-increment behavior of CA and PA. When Window Program is enabled (AC[3]=ON), see Control of CA and PA. When Window Program is disabled (AC[3]=OFF), the behavior of CA, PA auto-increment is the same as WPC[1:0] and WPP[1:0] values are the default values and AC[3]=ON.

### (14) SET DISPLAY MODE

| Action                    | C/D | W/R | D7 | D6 | D5 | D4 | • | 73 | 72 | D1  | D0  |
|---------------------------|-----|-----|----|----|----|----|---|----|----|-----|-----|
| Set Display Mode DC [5:4] | 0   | 0   | 1  | 0  | 0  | 1  |   | 9  | 1  | DC5 | DC4 |

This command is enabled only when on/off mode. UC1638c can store 2 B/W mode pictures in SP.M. Set DC[5] to specify which one to display. (Also refer to command "Set Page Address".)

DC[4]: Input type for On/off mode

Ob: 2 bits per pixel

DC[5]: Display Pattern selection (enabled only when DC[4]=1)

Ob: Pattern 0

1b: 1 bit per pixel

1b: Pattern 1

### (15) SET LINE RATE

| Action                 | C/D | W/R | D7 | ļ | 9 | D5 | D4 | D3 | D2 | D1  | D0  |
|------------------------|-----|-----|----|---|---|----|----|----|----|-----|-----|
| Set Line Rate LC [3:2] | 0   | 0   | 1  |   |   | 1  | 0  | 0  | 0  | LC3 | LC2 |

Program LC [3:2] for line rate setting (Line-Rate = Frame Sate x Mux-Rate). Duty=1/Mux-Rate. The line rate is automatically scaled down by 1/4, 1/3, 1/2, or 2/3 at Mux-Rate = 1~40, 1/1, 56, 57~80, or 81~108, respectively.

| LC [3:2]      | Li          | ne rate     |
|---------------|-------------|-------------|
| LO [3.2]      | On/Off mode | Mux 130 109 |
| 00b           | 8.6 Klps    | 17 KIp      |
| 01b           | 10.5 Klps   | 21.3 Mps    |
| 10b (Default) | 12.8 Klps   | 26. Klps    |
| 11b           | 15.6 Klps   | 31.7 Klps   |

(Klps: Kilo-Line-pr-second)

### (16) SET ALL PIXEL ON

| Action                  | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|-------------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Set All Pixel ON DC [1] | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 1  | 0  | DC1 |

Set DC[1] to force all SEG drivers to output ON signals. This function has no effect on the existing data stored in display RAM. (**Default 0: OFF**)

### (17) SET INVERSE DISPLAY

| Action                     | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|----------------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Set Inverse Display DC [0] | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 1  | 1  | DC0 |

Set DC[0] to force all SEG drivers to output the inverse of the data (bit-wise) stored in display RAM. This function has no effect on the existing data stored in display RAM. (**Default 0: OFF**)

### (18) SET LCD MAPPING CONTROL

| Action                           | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2     | D1     | D0 |
|----------------------------------|-----|-----|----|----|----|----|----|--------|--------|----|
| Set LCD Mapping Control LC [1:0] | 0   | 0   | 1  | 1  | 0  | 0  | 0  | LC1/MY | LC0/MX | 0  |

This command is used for programming LC[1:0] for COM (page) mirror (MY), SEG (column) mirror (MX).

LC1 controls Mirror Y (MY): MY is implemented by reversing the mapping order between RAM and COM electrodes. The data stored in RAM is not affected by MY command. MY will have immediate effect on the display image.

LC0 controls Mirror X (MX): MX is implemented by selecting the CA or 39-CA as write/read (from host interface) display RAM column address so this function will only take effect after rewriting the RAM data.

### (19) SET N-LINE INVERSION

| Action                         | C/D | W/R | D7 | D6   | D5   | D4   | D3   | D2   | D1 | D0   |
|--------------------------------|-----|-----|----|------|------|------|------|------|----|------|
| Set N-Line Inversion NIV [6:0] | 0   | 0   | 1  | 1    | 0    | 0    | 1    | 0    | 0  | 0    |
| (double-byte command)          | 1   | 0   | 0  | NIV6 | NIV5 | NIV4 | NIV3 | NIV2 | MW | NIV0 |

This command is used for programming NIV[6:0] for N-Line Inversion.

| NIV[6]       | Exclusive |
|--------------|-----------|
| 0b (Default) | no-XOR    |
| 1b           | XOR       |

| NIV [5:0] | Inversion                  |
|-----------|----------------------------|
| 00 0000b  | Disable Inversion Function |
| 00 0001b  | Invert every 2 lines       |
| :         |                            |
| 01 0000b  | Invert every 64 lines      |





### (20) SET DISPLAY ENABLE

| Action                      | C/D | W/R | 27 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |
|-----------------------------|-----|-----|----|----|----|----|----|----|-----|-----|
| Set Display Enable DC [3:2] | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0   | 1   |
| (double-byte command)       | 1   |     | 1  | 0  | 1  | 0  | 1  | 1  | DC3 | DC2 |

The command is for programming register [2].

When DC[2] is set to **0**, the IC will put the finite Sleep mode. All drivers, voltage generation circuit, and timing circuit will be halted to conserve power. When any of the DC[3] bas is set to 1, UC1638c will first exit from Sleep Mode, restore the power and then turn on COM drivers and SEG drivers. There is no other explicit user action or timing sequence required to enter or exit the Sleep mode. (Default **0: OFF**)

DC[3]: Gray Shade and B/W mode

0b: B/W Mode

1b: 4-Shade Mode

For B/W mode, use data format for 4-shade-mode and UC1638c will convert them for B/W mode automatically.

**Note**: When the internal DC-DC converter starts to operate and pump out current to  $V_{LCD}$ , there will be an in-rush pulse current between  $V_{DD2}$  and  $V_{SS2}$  initially. To avoid this current pulse from causing potential harmful noise, do  $\underline{NOT}$  issue any command or write any data to UC1638c for 5~10mS after setting DC[2] to 1 (Display ON).

160x240 STN Controller-Driver

### **SET LCD GRAY SHADE 1**

| Action                     | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |
|----------------------------|-----|-----|----|----|----|----|----|----|-----|-----|
| Set LCD Gray Shade LC[5:4] | 0   | 0   | 1  | 1  | 0  | 1  | 0  | 0  | LC5 | LC4 |

This command sets gray scale register LC[5:4] to control the voltage RMS separation between gray shade levels "01" and "10".

| LC[5:4]       | Gray-shade Level | Gray-shade Intensity Mapped  |
|---------------|------------------|------------------------------|
| 00b           | 1                | 9 (full range: 0~36)         |
| 01b (Default) | 2                | <b>12</b> (full range: 0~36) |
| 10b           | 3                | 15 (full range: 0~36)        |
| 11b           | 4                | 21 (full range: 0~36)        |

#### **SET LCD GRAY SHADE 2** (22)

| Action                     | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2  | D1   | D0  |
|----------------------------|-----|-----|----|----|----|----|----|-----|------|-----|
| Set LCD Gray Shade LC[7:6] | 0   | 0   | 1  | 1  | 0  | 1  | 0  | 1 🔷 | TC V | LC6 |

This command sets gray scale register (LC[7:6]) to control the voltage RMS separation between gray shad voltage and "10". RIGERIA

| LC[7:6]       | Gray-shade Level | Gray-shade Intensity Mapped |
|---------------|------------------|-----------------------------|
| 00b           | 3                | 15 (full range: 0~36)       |
| 01b           | 4                | 21 (full range: 0~36)       |
| 10b (Default) | 5                | 24 (full range: 0~36)       |
| 11b           | 6                | 27 (full range: 0~36)       |

### (23) SYSTEM RESET

| Action                | C/D | W/R | D7 | D6 | D5 | $\mathbf{r}_{i}$ |   | D3 | D2 | D1 | D0 |
|-----------------------|-----|-----|----|----|----|------------------|---|----|----|----|----|
| System Reset          | 0   | 0   | 1  | 1  | 1  |                  | D | 0  | 0  | 0  | 1  |
| (double-byte command) | 1   | 0   | 1  | 1  | 1  |                  | 0 | 0  | 0  | 1  | 0  |

This command will activate the system reset. CA/PA/AC Control register aluer will be reset to their default values. Data stored in RAM will not be affected.

#### NOP (24)

| Action       | C/D | W/R | D | 1 |   | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------|-----|-----|---|---|---|----|----|----|----|----|----|
| No Operation | 0   | 0   |   |   | 1 | 1  | 0  | 0  | 0  | 1  | 1  |

This command is used for "no operation".

#### (25) **SET TEST CONTROL**

| Action                |    | W,Z | D7                | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------------------|----|-----|-------------------|----|----|----|----|----|----|----|
| Set TT                | Q. | 0   | 1                 | 1  | 1  | 0  | 0  | 1  | Т  | Т  |
| (double-byte command) | 1  | 0   | Testing parameter |    |    |    |    |    |    |    |

This command is used for UltraChip production testing. Please do not use.

#### (26) **SET LCD BIAS RATIO**

| Action                  | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |
|-------------------------|-----|-----|----|----|----|----|----|----|-----|-----|
| Set Bias Ratio BR [1:0] | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 0  | BR1 | BR0 |

Bias ratio definition:

00b = 601b = 1010b = 1111b = 12



### (27) RESET CURSOR UPDATE MODE

| Action                            | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------------------------------|-----|-----|----|----|----|----|----|----|----|----|
| Return the cursor. AC[4]=0, CA=CR | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  |

This command is used to reset cursor update mode function. It will clear cursor update mode flag (AC[4]=0), and CA will be restored to its previous value, which was stored in CR (via Set Cursor Update Mode command), and CA and PA increment will return to its normal condition.

### (28) SET CURSOR UPDATE MODE

| Action             | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|--------------------|-----|-----|----|----|----|----|----|----|----|----|
| Set AC[4]=1, CR=CA | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |

Set Cursor Update mode is used to turn ON the Cursor Update mode function. AC[4] will be set to 1 and register CR will be set to the value of register CA.

When AC[4]=1, column address (CA) will only increase with write RAM operation but not on read RAM operation. The address CA wraps around will also be suspended no matter what WA setting is. The purpose of this combination of features is a support "Read-Modify-Write" for cursor implementation.

### (29) SET COM END

| Action                | C/D | W/R | D7 | D6 | D5  | D4 |     | 73  | K    | Z    | 72 | D1 | D0 |
|-----------------------|-----|-----|----|----|-----|----|-----|-----|------|------|----|----|----|
| Set CEN               | 0   | 0   | 1  | 1  | 1   | 1  |     | 6   |      | )    | 0  | 0  | 1  |
| (double-byte command) | 1   | 0   |    |    | CEN |    | ete | nai | r/ m | nete | er |    |    |

This command programs the ending COM electrode. CEN defines the number of used CON electrodes, and it should correspond to the number of pixel-pages in the LCD. Default: **159**.

### (30) SET PARTIAL DISPLAY START

| Action                | C/D | W/R | D7 | D6 | D5 1 | D4            | D3         | D2    | D1 | D0 |
|-----------------------|-----|-----|----|----|------|---------------|------------|-------|----|----|
| Set DST               | 0   | 0   | 1  | 1  | 1    | 1             | 0          | 0     | 1  | 0  |
| (double-byte command) | 1   | 0   |    |    | DST  | Γ [7:0] regi: | ster paran | neter |    |    |

This command programs the starting COM electrode, which has be passigned a full scanning period, and which will output an active COM scanning pulse. Default value: **0**.

Milac



#### (31)**SET PARTIAL DISPLAY END**

| Action                | C/D | W/R | D7 | D6 | D5  | D4           | D3         | D2    | D1 | D0 |
|-----------------------|-----|-----|----|----|-----|--------------|------------|-------|----|----|
| Set DEN               | 0   | 0   | 1  | 1  | 1   | 1            | 0          | 0     | 1  | 1  |
| (double-byte command) | 1   | 0   |    |    | DEN | l [7:0] regi | ster paran | neter |    |    |

This command programs the ending COM electrode, which has been assigned a full scanning period, and which will output an active COM scanning pulse. Default value: 159.

CEN, DST, and DEN are 0-based index of COM electrodes. They control only the COM electrode activity, and do not affect the mapping of display RAM to each COM electrodes. The image displayed by each pixel row is therefore not affected by the setting of these three registers.

When LC[8]=1b (Partial Display enabled), the Mux-Rate is narrowed down to DEN-DST+1. When MUX rate is reduced, reduce the line rate accordingly to reduce power. Changing MUX rate also requires BR and V<sub>LCD</sub> to be readjusted. When Max-Rate is under 41, it is recommend to set BR=6.

For minimum power consumption, set LC[8]=1b, set (DST, DEN, CEN) to minimize MUX rate, use slowest line rate) satisfies the flicker requirement, use B/W mode, and use lowest BR and lowest V<sub>LCD</sub> which satisfies the contract tre uirement.

In either case, DST/DEN defines a small subsection of the display which will remain active while shutting down display to conserve energy.







### (32) SET WINDOW PROGRAM STARTING COLUMN ADDRESS

| Action                 | C/D | W/R | D7 | D6 | D5  | D4         | D3          | D2    | D1 | D0 |
|------------------------|-----|-----|----|----|-----|------------|-------------|-------|----|----|
| Set WPC0               | 0   | 0   | 1  | 1  | 1   | 1          | 0           | 1     | 0  | 0  |
| (double -byte command) | 1   | 0   |    |    | WPC | 0[7:0] reg | ister parar | meter |    |    |

This command is to program the starting column address of RAM program window.

### (33) SET WINDOW PROGRAM STARTING PAGE ADDRESS

| Action                | C/D | W/R | D7 | D6 | D5 | D4  | D3          | D2          | D1    | D0 |
|-----------------------|-----|-----|----|----|----|-----|-------------|-------------|-------|----|
| Set WPP0              | 0   | 0   | 1  | 1  | 1  | 1   | 0           | 1           | 0     | 1  |
| (double-byte command) | 1   | 0   | 0  | 0  |    | WPP | 0[5:0] regi | ister parar | neter |    |

This command is to program the starting Page Address of RAM program window.

### (34) SET WINDOW PROGRAM ENDING PAGE ADDRESS

| Action                 | C/D | W/R | D7 | D6 | D5  | D4         | D3        | D2     | 71 | D0 |
|------------------------|-----|-----|----|----|-----|------------|-----------|--------|----|----|
| Set WPC1               | 0   | 0   | 1  | 1  | 1   | 1          | 0         | 1      | 1  | 0  |
| (double -byte command) | 1   | 0   |    |    | WPC | 1[7:0] reg | ister par | nı tei |    |    |

This command is to program the ending column address of RAM program window.

### (35) SET WINDOW PROGRAM ENDING PAGE ADDRESS

| Action                | C/D | W/R | D7 | D6 | D5 | 74  | D3         | D2          | D1    | D0 |
|-----------------------|-----|-----|----|----|----|-----|------------|-------------|-------|----|
| Set WPP1              | 0   | 0   | 1  | 1  | 1  |     | 0          | 1           | 1     | 1  |
| (double-byte command) | 1   | 0   | 0  | 0  |    | WPP | 1[5:0] reg | ister parar | meter |    |

This command is to program the ending Page Address of RAM program window

Jitrachile



### (36) SET WINDOW PROGRAM ENABLE

| Action                          | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|---------------------------------|-----|-----|----|----|----|----|----|----|----|-----|
| Set Window Program Enable AC[3] | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | AC3 |

This command is to enable the Window Program Function. Window Program Enable should always be reset when changing the window program boundary and then set right before starting the new boundary program. Default value of AC3: **0: Disable**.

Window Program Function can be used to refresh the RAM data in a specified window of SRAM address. When window programming is enabled, the CA and PA increment and wrap around will be automatically adjusted, and therefore allow effective data update within the window.

The direction of Window Program will depend on the WA (AC[0]), PID (AC[2]), auto-increment order (AC[1]) and MX (LC[0]) register setting. WA decides whether the program RAM address advances to next page / column after reaching the specified window column / page boundary. PID controls the RAM address increasing from WPP0 toward WPP1 (PID=0) or reverse the direction (PID=1). Auto-increment order directs the RAM address increment vertically (AC[1]=1) or horizontally (AC[1]=0). MX results the RAM column address increasing from 159-WPC0 to 159-WPC1 (MX=1) or WPC0 to WPC1 (MX=0).

| Display Data         | Fund         | tion Se     | etting       | Image in Display Data Ram                           |
|----------------------|--------------|-------------|--------------|-----------------------------------------------------|
| Direction            | AIO<br>AC[1] | MX<br>LC[0] | RID<br>AC[2] | (Start : ●)<br>(Physical origin: upper left corner) |
| Normal               | 0            | 0           | 0            |                                                     |
| Y-mirror             | 0            | 0           | 1            |                                                     |
| X-mirror             | 0            | 1           | 0            |                                                     |
| X-mirror<br>Y-mirror | 0            | 1           | 1            | QIA.                                                |

### (37) SET MTP OPERATION CONTROL

| Action                | C/E | ) W | R | D7 | D6 | D5 | D4 | D3       | D2         | D1       | D0 |
|-----------------------|-----|-----|---|----|----|----|----|----------|------------|----------|----|
| Set MTPC              | X   |     |   | 1  | 0  | 1  | 1  | 1        | 0          | 0        | 0  |
| (double-byte command) |     | 70  | ) | 0  | 0  | 0  |    | MTPC[4:0 | ] register | paramete | r  |

This command is for MTP operation control:

MTPC[2:0]: MTP command

**000 : Idle** 001 : MTP Read

 010 : MTP Erase
 011 : MTP Program

1xx: For UltraChip use only.

MTPC[3]: MTP Enable, automatically cleared each time after MTP command is done. Default: 0b

MTPC[4]: MTP value valid. Ignore MTP value when L. Default: 1b

### ■ The following commands (38)~(42) are only valid when MTPC[3] =1:

DC[2] and MTPC[3] are mutually exclusive. Only one of these two control flags can be set to ON at any time. In other words, when DC[2] is ON, all MTP operations will be blocked, and, when MTP operation is active, set DC[2] to 1 will be blocked.

### (38) SET MTP WRITE MASK

| Action                | C/D | W/R | D7 | D6 | D5 | D4   | D3         | D2          | D1    | D0 |
|-----------------------|-----|-----|----|----|----|------|------------|-------------|-------|----|
| Set MTPM              | 0   | 0   | 1  | 0  | 1  | 1    | 1          | 0           | 0     | 1  |
| (double-byte command) | 1   | 0   | 0  | 0  |    | MTPI | И[5:0] reg | jister para | meter |    |

This command enables Write to each of the 6 individual MTP bits.

When MTPM[x]=1, the x-th bit of the MTP memory will be programmed to "1". MTPM[x]=0 means no write action for x-th bit. And the content of this bit will not change.

The amount of "programming current" increases with the number of 1's in MTPM. If the "programming current" appears to be too high for the LCM design (e.g. TST4 ITO trace is not wide enough to supply the current), use multiple write cycles and distribute the 1's evenly into these cycles.

MTPM[5:0]: Set PMO value. Default: 00H.

This command is only valid when MTPC[3]=1.

### (39) SET MTP READ POTENTIOMETER

| Action                | C/D | W/R | D7 | D6 | D5 | D4          | 173      | U    |      | )2 | D1 | D0 |
|-----------------------|-----|-----|----|----|----|-------------|----------|------|------|----|----|----|
| Set RV                | 0   | 0   | 1  | 1  | 1  | 1           | 1        |      | ))   | 0  | 1  | 0  |
| (Triple-byte command) | 1   | 0   |    |    | RV | [7:0] regis | it r par | e he | eter | •  |    |    |

This command is for fine tuning VLCD for MTP-Read (with BR=00) and is valid only when MTP-3]=1. Default: 00H.

### (40) SET MTP PROGRAM/ERASE POTENTIOMETER

| Action                | C/D | W/R | D7                        | D6 | 20 | )4 | D3 | D2 | D1 | D0 |
|-----------------------|-----|-----|---------------------------|----|----|----|----|----|----|----|
| Set WV                | 0   | 0   | 1                         | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| (double-byte command) | 1   | 0   | V[7:0] register parameter |    |    |    |    |    |    |    |

This command is for fine tuning VLCD for MTP-Program/Erase (with BN=10) and is valid only when MTPC[3]=1. Default: 46H.

### (41) SET MTP WRITE TIMER

| Action                 | C/D                          | W/R |  | 77 |   | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------------------|------------------------------|-----|--|----|---|----|----|----|----|----|----|----|
| Set WT                 | 0                            | 0   |  | 1  | 1 | 1  | 1  | 1  | 1  | 1  | 0  | 0  |
| (double -byte command) | 1 WT[7:0] register parameter |     |  |    |   |    |    |    |    |    |    |    |

This command is only valid when MTPC[3]=1. Defaut 40H.

### (42) SET MTP READ TIMER

| Action                          |  | 7/D | W/R | D7                         | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------------------|--|-----|-----|----------------------------|----|----|----|----|----|----|----|
| Set RT<br>(double-byte command) |  | 0   | 0   | 1                          | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
|                                 |  | 1   | 0   | RT[7:0] register parameter |    |    |    |    |    |    |    |

This command is only valid when MTPC[3]=1. Default: 03H.



### LCD VOLTAGE SETTING

### **MULTIPLEX RATES**

Multiplex Rate is completely software programmable in UC1638c via registers CEN, DST, DEN, and partial display control LC[8].

Combined with low power partial display mode and a low bias ratio of 6, UC1638c can support wide variety of display control options. For example, when a system goes into stand-by mode, a large portion of LCD screen can be turned off to conserve power.

### **BIAS RATIO SELECTION**

Bias Ratio (BR) is defined as the ratio between  $V_{\text{LCD}}$  and  $V_{\text{BIAS}}$ , i.e.

$$BR = V_{LCD}/V_{BIAS}$$
,  
where  $V_{BIAS} = V_{A1+} - V_{A1-} = V_{A0+} - V_{A0-}$ .  
 $= V_{B1+} - V_{B1-} = V_{B0+} - V_{B0-}$ .

The theoretical optimum *Bias Ratio* can be estimated by  $\sqrt{Mux} + 1$ . *BR* of value 15~20% lower/higher than the optimum value calculated above will not cause significant visible change in image quality.

Due to the nature of STN operation, an LCD designed for good gray-shade performance at high Mux Rate (e.g. MR=160), can generally perform very well as a black and white display, at lower Mux Rate. However, it is also true that such technique generally cannot maintain LCD's quality of gray shade performance, since the contrast of the LCD will increase as the Mux Rate decreases, and the shades near the two ends of the spectrum will start to loose visibility.

UC1638c supports four *BR* as listed below. BR can be selected by software program.

| BR         | 0 | 1  | 2  | 3  |
|------------|---|----|----|----|
| Bias Ratio | 6 | 10 | 11 | 12 |

Table 1: Bias Ratios

### **TEMPERATURE COMPENSATION**

Four (4) different temperature compensation coefficients can be selected via software. The four coefficients are given below:

| TC       | 0     | 4     | 5     | 6     | 7     |
|----------|-------|-------|-------|-------|-------|
| % per °C | -0.00 | -0.05 | -0.10 | -0.15 | -0.20 |

**Table 2:** Temperature Compensation

### **V**LCD **G**ENERATION

 $V_{LCD}$  may be supplied either by internal charge pump or by external power supply. The source of  $V_{LCD}$  is controlled by PC[0].

When  $V_{LCD}$  is generated internally, the voltage level of  $V_{LCD}$  is determined by three control registers: BR (Bias Ratio), PM (Potentiometer), and TC (Temperature Compensation), with the following relationship:

$$V_{LCD} = (C_{V0} + C_{PM} \times PM) \times (1 + (T - 25) \times C_T \%)$$

where

C<sub>V0</sub> and C<sub>PM</sub> are two constants, whose value depends on the setting of BR register, as illustrated is the table on the next page,

PM is the numerical value of PM egister.

T is the ambient temperature in C, and

C<sub>T</sub> is the temperature compensation coefficient as selected by TC register.

### **V<sub>LCD</sub> FINE TUNING**

Gray shade LCD is sensitive to even a 1.5% mismatch between IC driving Voltage and the  $V_{OP}$  of LCD. However, it is difficult for LLD clakers to guarantee such high precision matching of parts from different venders. It is therefore necessary to adjust  $V_{LCD}$  to match the actual  $V_{OP}$  of the LCD.

For the best results, software or MTP-based  $V_{LCD}$  adjustment is the recommended method for  $V_{LCD}$  fine tuning. System designers should always consider the contrast fine tuning requirement before finalizing on the LCM design.

### LOAD DRIVING STRENGTH

The power supply circuit of UC1638c is designed to handle LCD panels with load capacitance up to ~15nF when  $V_{DD2}$  = 2.8V. 15nF is also the recommended limit for LCD panel size for COG applications. For larger LCD panels, use higher  $V_{DD}$ .

160x240 STN Controller-Driver

# **V<sub>LCD</sub> QUICK REFERENCE**



V<sub>LCD</sub> Relationship to BR and

| BR | C <sub>V0</sub> (V) | CPM (m.V) | PM  | V <sub>LCD</sub> (V) |
|----|---------------------|-----------|-----|----------------------|
| 6  | 6.329               | 11. 95    | 0   | 6.33                 |
| O  | 0.329               | 11.595    | 255 | 9.24                 |
| 10 | 10.510              | 18.898    | 0   | 10.51                |
| 10 | 10.510              | 10.090    | 255 | 15. 33               |
| 11 | 11. 56              | 20.781    | 0   | 11.56                |
| 11 | 1.30                | 20.761    | 255 | 16.86                |
| 12 | 2 506               | 22.664    | 0   | 12.60                |
|    | 18,596              | 22.004    | 216 | 17.49                |

### Note:

- 1. For good product reliability, keep VLCD(MAX) under **17.49V** under all operating temperature.
- 2. The integer values of BR above are for reference only and may have slight shift.

### **HI-V GENERATOR REFERENCE CIRCUIT**



FIGURE 1.a: Reference circuit using INTERNAL Hi-V generally circuit



FIGURE 1.b: Reference circuit using EXTERNAL Hi-V generator circuit

Sample component values:

CAX, CBX: For panels of 3-inch or smaller, use 2.2uF capacitor;

For panels bigger than 3 inches, use 5µF capacitor or higher.

(Capacitor size depends on panel capacitance loading and actual image performance.)

CL: 330nF (25V) is appropriate for most applications.

RL:  $3.3M \Omega \sim 10M \Omega$  to act as a draining circuit when  $V_{DD}$  is shut down abruptly.

### Note:

The illustrated circuit and component values are for reference only. Please optimize for specific requirements of each application.



### LCD DISPLAY CONTROLS

### **CLOCK & TIMING GENERATOR**

UC1638c contains a built-in system clock. All required components for the clock oscillator are built-in. No external parts are required.

Four different line rates are provided for system design flexibility. The line rate is controlled by register LC[3:2]. When Mux-Rate is above 109, frame rate is calculated as:

Frame Rate = Line-Rate / Mux-Rate.

When Mux-Rate is lowered to 108, 80, 56 and 40, line rate will be scaled down by 1.5, 2, 3 and 4 times automatically to reduce power consumption.

Flicker-free frame rate is dependent on LC material and grayshade modulation scheme. Choose lower frame rate for lower power, and choose higher frame rate to improve LCD contrast and minimize flicker.

When fast LC material with (tr + tf) < 160mS is used, faster line rate may be required under 4-shade mode to maintain good contrast ratio at operating temperature >50°C.

### **DRIVER MODES**

COM and SEG drivers can be in either Idle mode or Active mode, controlled by Display Enable flag (DC[2]). When COM or SEG drivers are in idle mode, their respective outputs are shorted to Vss.

### **DRIVER ARRANGEMENTS**

The naming convention is: COM(x), where x=1~160, refers to the COM driver for the x-th row of pixels on the LCD panel.

The mapping of COM(x) to LCD pixel rows fixed and it is not affected by SL, CSF, CEN, DST, DEN, MX or MY settings.

### **DISPLAY CONTROLS**

There are three groups of display control flags in the control register DC: Driver Enable (DE), All-Pixel-ON-APO, and Inverse (PXV). DE has the overriding effect over PXV and APO.

### DRIVER ENABLE (DE)

Driver Enable is controlled by the value of DC[2] via the Set Display Enable command. When DC[2] is set to OFF (logic "0"), both COM and SEG drivers will become idle and UC1638c will put itself into Sleep Mode to conserve power.

When DC[2] is set to ON, the DE flag will become "1", and UC1638c will first exit from Sleep Mode, restore the power ( $V_{LCD}$ ,  $V_D$  etc.) and then turn on COM and SEG drivers.

### ALL PIXELS ON (APO)

When set, this flag will force all SEG drivers to output ON signals, disregarding the data stored in the diply whiter.

This flag has no effect when Display Entitle of and it has no effect on data stored in RAM.

### INVERSE (PXV)

When this flag is set to ON, SE drivers will output the inverse of the value it received from the display buffer RAM (bit-wise inversion). This flag has no impact on data stored in RAM.

### PARTIAL SCROLL

SL register sus de implement scroll function.

### PARTIAL DISTLAY

UC16.26 provides flexible control of Mux Rate and active display area. Please refer to related Command Description for mole detail.

### G AY-SHADE MODULATION

UC1638c uses a proprietary line rate modulation scheme to generate 8 levels of gray shade. The relative levels of the gray shades can be programmed by setting register bit LC[7:4]. It controls the relative position of the light gray and dark gray shades. For detailed value, please refer to the register definition table.



### **ITO LAYOUT CONSIDERATIONS**

Since the COM scanning pulses of UC1638c can be as short as  $30\mu S$ , it is critical to control the RC delay of COM and SEG signal to minimize crosstalk and maintain good mass production consistency.

For COG applications, low resistance ITO glass will help reduce SEG signal RC decay, minimize  $V_{DD}$ ,  $V_{SS}$  noise, and ensure sufficient  $V_{DD2}$ ,  $V_{SS2}$  supply for on-chip DC-DC converter.

### **COM TRACE**

Excessive RC decay of COM scanning pulse can cause fluctuation of contrast and increase the crosstalk of COM direction.

Please limit the worst case of COM signals RC delay (RC $_{\text{MAX}}$ ) as calculated below

$$(R_{ROW} / 2.7 + R_{COM}) \times C_{ROW} < 1.8 \mu S$$

where

 $C_{\text{ROW}}$ : LCD loading capacitance of one row of pixels. It can be calculated by  $C_{\text{LCD}}$ /Mux-Rate, where  $C_{\text{LCD}}$  is the LCD panel capacitance.

R<sub>ROW</sub>: ITO resistance over one row of pixels within the active area

R<sub>COM</sub>: COM routing resistance from IC to the active area + COM driver output impedance.

(Use worst case values for all calculations)

In addition, please limit the min-max spread of RC decay to

$$|RC_{MAX} - RC_{MIN}| < 0.44 \mu S$$

so that the COM distortions on the top of the screen to bottom of the screen are uniform.

### **SEG TRACE**

Excessive RC decay of SEG signal can cause mage dependent changes of medium gray shales and sharply increase the crosstalk of SEG direction.

To minimize crosstalk, please limit he wo st case of SEG signal RC delay as calculated below.

$$(R_{COL}/2.7 + R_{SEG}) \times C_{COL} < 0.5 \mu S$$

where

 $C_{COL}$ : LCD loading capacitance of one pixel column. It can be calculated by  $C_{LCD}/\#$ \_column, where  $C_{LCD}$  is the LCD panel capacitance.

R<sub>COL</sub>: ITO resistance over one column of pixels within the active area

R<sub>SEG</sub>: SEG routing resistance from IC to the active area + SEG driver output impedance.

(Use worst case values for all calculations)

### SELECTING LIQUID CRYSTAL

The selection of LC material is crucial to chieve the optimum image quality of finished LCM.

When  $(V_{90}-V_{10})/V_{10}$  is too high, image contrast will deteriorate, and images will look murky and dyn.

When  $(V_{90}-V_{10})/V_{10}$  is too main image contrast will become too strong, visibility of shades will suffer, and crosstalk may increase sharply for wedlen shades.

For the best resurt, it is recommended the LC material has the following characteristics:

$$V_0 = (V_{ON} - V_{OFF}) / V_{OFF} \times 0.72 \sim 0.80$$

where  $V_{90}$  and  $\overline{V}_{10}$  are the LC characteristics. V90 and V10 refers to the applied voltage required to achieve 90% and 10% of the ultimate transmission at saturating voltages respectively.

 $_{
m CO}$  V  $_{
m ON}$  and V  $_{
m OFF}$  are the ON and OFF V  $_{
m RMS}$  voltage produced by LCD driver IC at the specific Mux-rate.

Two examples are provided below:

| Duty  | Bias | V <sub>ON</sub> /V <sub>OFF</sub> -1 | x0.80 | x0.72 |
|-------|------|--------------------------------------|-------|-------|
| 1/160 | 1/12 | 7.93%                                | 6.3%  | 5.7%  |
| 1/160 | 1/11 | 7.77%                                | 6.2%  | 5.6%  |



FIGURE 2: COM and SEG Driving Waveform



### **HOST INTERFACE**

As summarized in the table below, UC1638c supports 2 parallel bus protocols in 8-bit bus width, and 3 serial bus protocols. Designers can either use parallel bus to achieve high data transfer rate, or use serial bus to create compact LCD modules.

|           |         | Bus Type        |                       |             |                |                           |  |  |  |
|-----------|---------|-----------------|-----------------------|-------------|----------------|---------------------------|--|--|--|
|           |         | Pa              | rallel                |             | Serial         |                           |  |  |  |
|           |         | 8080            | 6800                  | S8 (4-wire) | S9 (3-wire)    | I <sup>2</sup> C (2-wire) |  |  |  |
| Wi        | dth     | 8-bit           | 8-bit                 |             | _              |                           |  |  |  |
| Acc       | ess     |                 | Read (data and status | ) / Write   |                | Write                     |  |  |  |
|           | BM[1:0] | 10              | 11                    | 00          | 01             | 00                        |  |  |  |
|           | CS[1:0] |                 | Chip Select           |             |                | ▲ A[3:2]                  |  |  |  |
|           | CD      |                 | Control/ Data         |             |                | 0                         |  |  |  |
|           | WR0     | $\overline{WR}$ | R/W                   |             | 0              |                           |  |  |  |
| Control & | WR1     | RD              | EN                    |             | 0              |                           |  |  |  |
| Data Pins | DB[7:6] | Data            | Data                  | A           | СК             | _                         |  |  |  |
|           | DB[5:3] | Data            | Data                  | DB5/D       | DB4=S. AO, DB3 | =SDAI                     |  |  |  |
|           | DB[2]   | Data            | Data                  |             |                |                           |  |  |  |
|           | DB[1]   | Data            | Data                  | 0           | 1              | 1                         |  |  |  |
|           | DB[0]   | Data            | Data                  |             | SCK            |                           |  |  |  |
|           |         | Nit O           | Six.                  | '           |                |                           |  |  |  |
|           |         | (               |                       |             |                |                           |  |  |  |
|           |         | ્રત્            |                       |             |                |                           |  |  |  |
|           | 4       | 115             |                       |             |                |                           |  |  |  |
|           | ·       | V               |                       |             |                |                           |  |  |  |
|           |         |                 |                       |             |                |                           |  |  |  |
|           |         |                 |                       |             |                |                           |  |  |  |

<sup>\*</sup> Connect unused control pins and data bus pins to V<sub>SS</sub>.

### **PARALLEL INTERFACE**

The timing relationship between UC1638c internal control signals, RD and WR, and their associated bus actions are shown in the figure below.

The Display RAM read interface is implemented as a two-stage pipe-line. This architecture requires that, every time memory address is modified, by either Set CA, or Set PA command, a dummy read cycle need to be performed before the actual data can propagate through the pipe-line and be read from data port DB[7].

There is no pipeline in write interface of Display RAM. Data is transferred directly from bus buffer to internal RAM on the rising edges of write pulses.

### **8-BIT BUS OPERATION**

UC1638c supports 8-bit bus width.



FIGURE 3: 8-bit Parallel Interface & Related Internal Signals

JHI achi

### **SERIAL INTERFACE**

UC1638c supports 3 serial modes, a 4-wire SPI mode (S8), a compact 3-wire SPI mode (S9), and a 2-wire SPI mode (I<sup>2</sup>C). Bus interface mode is determined by the wiring of the BM[1:0] and DB[1]. See table in last page for more detail.

### S8 (4-WIRE) INTERFACE

Read status and write operations are supported in 4-wire serial mode. Pin CS[1:0] are used for chip select and bus cycle reset. Pin CD is used to determine the content of the data been transferred. During each write cycle, 8 bits of data, MSB first, are latched on eight rising SCK edges into an 8-bit data holder.

If CD=0, the data byte will be decoded as command. If CD=1, this 8-bit will be treated as data and transferred to proper address in the Display Data RAM on the rising edge of the last SCK pulse. Pin CD is examined when SCK is pulled low for the LSB (D0) of each token.



FIGURE 4.b: 4-wire Serial Interface (S8) - Write



### S9 (3-WIRE) INTERFACE

Read status and write operations are supported in this 3-wire serial mode. Pin CS[1-0] are used for chip select and bus cycle reset. On each write cycle, the first bit is CD, which determines the content of the following 8 bits of data, MSB first. These 8 command/data bits are latched on rising SCK edges into an 8-bit data holder. If CD=0, the data byte will be

decoded as command. If CD=1, this 8-bit will be treated as data and transferred to proper address in the Display Data RAM at the rising edge of the last SCK pulse.

By sending CD information explicitly in the bit stream, control pin CD is not used, and should be connected to either  $V_{\text{DD}}$  or  $V_{\text{SS}}$ . The toggle of CS0 or CS1 for each byte of data or command is recommended but optional.





FIGURE 5.b: 3-wire Serial Interface (S9) - Write



### 2-WIRE SERIAL INTERFACE (I<sup>2</sup>C)



FIGURE 6: 2-wire Serial Interface (I2C)

When BM[1:0] is set to "LL" and DB1 are set to "H", UC1638c is configured as a I<sup>2</sup>C Bus signaling protocol compliant slave device. Please refer to I<sup>2</sup>C standard for details of the bus signaling protocol. Please refer to AC Characteristic section for timing parameters of UltraChip's implementation.

In this mode, pins CS[1:0] become A[3:2] and are used to configure UC1638c's device address. Proper wiring to  $V_{DD}$  or  $V_{SS}$  is required for the IC to operate properly for  $I^2C$  mode.

Each UC1638c's I<sup>2</sup>C interface sequence starts with a START condition (S) from the bus master, followed by a sequence header, containing a device address, the mode of transfer (CD, 0:Control, 1:Data), and the direction of the transfer (RW, 0:Write, 1:Read).

Since both WR and CD are expressed explicitly in the header byte, the control pins WR[1:0] and CD are not used in I<sup>2</sup>C mode and should be connected to V<sub>SS</sub>.

The direction (read or write) and the content type (commend or data) of the data bytes following each header byte are fixed for the sequence. To change the direction (R⇔W) or he content type (C⇔D), start a new sequence with a SNRT (S) flag, followed by a new header.

After receiving the header, the UC16 88 will send out an acknowledge signal (A). Then, depends on the setting of the header, the transmitting device (aither MCU or UC1638c) will start placing data bits on SDA, MSB to LSB, and the sequence will repeat until a STOP signal (P, in WRITE), or a Not Acknowledge (N, in READ mode) is sent by the MCU.

When using I<sup>2</sup>C serial mode, if the command of System Reset is to be written, the writing sequence must be finished (STOP) before succeeding data or commands start. The flow chart on the right shows a writing sequence with a "System Reset" command.

Note that, for data read (CD=1), the first byte of data transmitted will be dummy.



©1999~2014 160x240 STN Controller-Driver

# HOST INTERFACE REFERENCE CIRCUIT



FIGURE 8: 6800/8-bit parallel mode reference circuit

160x240 STN Controller-Driver



FIGURE 9: 4-Wire SPI (S8) serial mode referen



FIGURE 10: 3-Wire SPI (S9) serial mode reference circuit



FIGURE 11: 2-Wire SPI (I<sup>2</sup>C) serial mode reference ircuit

# Note:

1. When using Read function:

| (8080) Set WR1=0                                  | (8080) Set WR1=1   |                                 |
|---------------------------------------------------|--------------------|---------------------------------|
| (6800) Set WR1=1 → data output will be enabled. ◆ | (6800) Set WR1=0   | → data output will be disabled. |
| (Serial) Set SCK=0                                | (Serial) Set SCK=1 |                                 |

2. It is REQUIRED to set MPU's data port to 1 before Data Read or Status Read actions.

©1999~2014 160x240 STN Controller-Driver

#### DISPLAY DATA RAM

#### **DATA ORGANIZATION**

The input display data is stored to a dual port static RAM (RAM, for Display Data RAM) organized as 160x240x2.

After setting CA and PA, the subsequent data write cycles will store the data for the specified pixel to the proper memory location.

Please refer to the map in the following page between the relation of COM, SEG, SRAM, and various memory control registers.

#### **DISPLAY DATA RAM ACCESS**

The Display RAM is a special purpose dual port RAM which allows asynchronous access to both its column and page data. Thus, RAM can be independently accessed both for Host Interface and for display operations.

#### **DISPLAY DATA RAM ADDRESSING**

A Host Interface (HI) memory access operation starts with specifying Page Address (PA) and Column Address (CA) by issuing Set Page Address and Set Page\_C Address commands.

If wrap-around (WA, AC[0]) is OFF (0), CA will stop increasing after reaching the end of row (159), and system programmers need to set the values of PA and CA explicitly.

If WA is ON (1), when CA reaches end of row, CA will be reset to 0 and PA will increase or decrease, depending on the setting of row Increment Direction (PID, AC[2]), and when PA reaches the boundary of RAM (i.e. PA = 0 or 39), PA will be wrapped around to the other end of RAM and continue.

#### **MX** IMPLEMENTATION

Column Mirroring (MX) is implemented by selecting either (SA) or (239–CA) as the RAM column address. Changing War affects the data written to the RAM.

Since MX has no effect of the data already atoly d in RAM, changing MX does not have immediate effect on the displayed pattern. To refresh the display refresh the data stored in RAM after setting MX.

#### **ROW MAPPING**

COM electrode scanning orders are not affected by Start Line (SL), or Mirror Y (MY, LC[3]). Visually, register SL having a non-zero value is equivalent to scrolling the LCD display up or down (depends on MY) by *SL* rows.

#### **RAM ADDRESS GENERATION**

The mapping of the data stored in the display SRAM and the scanning COM electrodes can be obtained by combining the fixed COM scanning sequence and the following RAM address generation formula.

During the display operation, the RAM line address generation can be mathematically represented as billowing:

For the 1<sup>st</sup> line period of each field Line = SL

Otherwise

Line = Mod(Line + 10)

Where Mod is the modula operator and *Line* is the bit slice line address of RAN to be sufficient to SEG drivers. Line 0 corresponds to the first bit slice of data in RAM.

The above *Line* ceneration formula produces the "loop around" effect as it effectively resets *Line* to 0 when *Line+1* reaches *161*. Effects such as row scrolling, row swapping can be equilated by changing SL dynamically.

### MY IMPERIATION

The work of the mapping order between COM electrodes and RAM, i.e. the athematical address generation formula becomes:

For the 1<sup>st</sup> line period of each field *Line* = Mod(*SL* + *MUX-1*, *160*) where MUX = CEN + 1

Otherwise

Line = Mod (Line-1, 160)

Visually, the effect of MY is equivalent to flipping the display upside down. The data stored in display RAM is not affected by MY.

1999~2014 160x240 STN Controller-Driver

#### WINDOW PROGRAM

Window program is designed for data write in a specified window range of SRAM address. The procedure should start with window boundary registers setting (WPP0, WPP1, WPC0 and WPC1) and then enable AC[3]. After AC[3] sets, data can be written to SRAM within the window address range which is specified by (WPP0, WPC0) and (WPP1, WPC1). AC[3] should be cleared after any modification of window boundary registers and then set again in order to initialize another window program.

The data write direction will be determined by AC[2:0] and MX settings. When AC[0]=1, the data write can be consecutive within the range of the specified window. AC[1] will control the data write in either column or page direction. AC[2] will result the data write starting either from row WPP0 or WPP1. MX is for the initial column address either from WPC0 to WPC1 or from (MC-WPC0 to MC-WPC1).

**Example1:** AC[2:0] = 001, MX=0

(PA auto INCREASING, COLUMN increasing first, auto wrap around, Mirror-X ONE)



**Example 2:** AC[2:0] = 111 MX = 0

(PA auto DESCREASING, PA GE in creasing first, auto wrap around, Mirror-X OFF)





# For DC[4:3] = 01b (2-bit per pixel, 4-Shade mode)

| Data | Line |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | MY   | =0                | MY    | <b>/</b> =1 |
|------|------|------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----|--|--------|--------|--------|--------|------|-------------------|-------|-------------|
| Dala | Addr | ] .  |        |        |        |        |        |        |        |        | RAM    |     |  |        |        |        |        | SL=0 | SL=16             | SL=0  | SL=16       |
| D1:0 | 00H  |      | 11     | 00     |        |        |        |        |        |        |        |     |  |        |        |        |        | R1   | R145              | R160  | R16         |
| D3:2 | 01H  |      | 10     | 11     |        |        |        |        |        |        | Page0  |     |  |        |        |        |        | R2   | R146              | R159  | R15         |
| D5:4 | 02H  |      | 01     | 10     |        |        |        |        |        |        | i ageo |     |  |        |        |        |        | R3   | R147              | R158  | R14         |
| D7:6 | 03H  |      | 00     | 01     |        |        |        |        |        |        |        |     |  |        |        |        |        | R4   | R148              | R157  | R13         |
| D1:0 | 04H  |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | R5   | R149              | R156  | R12         |
| D3:2 | 05H  |      |        |        |        |        |        |        |        |        | Page1  |     |  |        |        |        |        | R6   | R150              | R155  | R11         |
| D5:4 | 06H  |      |        |        |        |        |        |        |        |        | rayei  |     |  |        |        |        |        | R7   | R151              | R154  | R10         |
| D7:6 | 07H  |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | R8   | R152              | R153  | R9          |
| D1:0 | 08H  |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | R9   | R153              | R172  | R8          |
| D3:2 | 09H  |      |        |        |        |        |        |        |        |        | Page2  |     |  |        |        |        |        | R10  | R154              | P /51 | R7          |
| D5:4 | 0AH  |      |        |        |        |        |        |        |        |        | ragez  |     |  |        |        |        |        | R11  | R155              | P/5   | R6          |
| D7:6 | 0BH  |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | R12  | R156              | 149   | R5          |
| D1:0 | 0CH  |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | R13  | P15 7             | R148  | R4          |
| D3:2 | 0DH  |      |        |        |        |        |        |        |        |        | Page3  |     |  |        |        |        |        | R14  | R1 <sup>-78</sup> | R147  | R3          |
| D5:4 | 0EH  |      |        |        |        |        |        |        |        |        | i ages |     |  |        |        |        |        | P/o  | 2159              | R146  | R2          |
| D7:6 | 0FH  |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | P/S  | R160              | R145  | R1          |
|      |      |      |        |        |        |        |        |        |        |        |        |     |  |        | 4      |        |        | )    |                   |       |             |
| D1:0 | 9CH  |      |        |        |        |        |        |        |        |        |        |     |  |        | 1      |        | ľ      | R157 | R141              | R4    | R20         |
| D3:2 | 9DH  |      |        |        |        |        |        |        |        |        | Page39 |     |  |        |        |        |        | R158 | R142              | R3    | R19         |
| D5:4 | 9EH  |      |        |        |        |        |        |        |        |        | rayess |     |  | 1      | )      |        |        | R159 | R143              | R2    | R18         |
| D7:6 | 9FH  |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        | R160 | R144              | R1    | R17         |
|      |      |      |        |        |        |        |        |        |        |        |        |     |  |        |        |        |        |      |                   | MUX   | =160        |
|      |      | MX=0 | SEG1   | SEG2   | SEG3   | SEG4   | SEG5   | SEG6   |        | SEG8   | V.     | 7// |  | SEG237 | SEG238 | SEG239 | SEG240 |      |                   |       |             |
|      |      | MX=1 | SEG240 | SEG239 | SEG238 | SEG237 | SEG236 | SEG235 | SEG234 | SEG233 | VC)    |     |  | SEG4   | SEG3   | SEG2   | SEG1   |      |                   |       |             |

Example: when MX=0, MY=0, SL=0, sponding data in SRAM as the pixels shown is:

For 8-bit bus width:

Page0, SEG1 : D[7:0] : 000110118 Page0, SEG2 : D[7:0] : 01101100b



©1999~2014 160x240 STN Controller-Driver

# For DC[4:3] = 10b (1-bit per pixel, B/W mode)



Example: when MX=0, MY=0, SL=0, the corresponding data in SRAM as the pixels shown is:

For 8-bit bus width:

Page0, SEG1: D[7:0]: 00011011b Page0, SEG2: D[7:0]: 01101100b

01999~2014 160x240 STN Controller-Driver

#### **RESET & POWER MANAGEMENT**

#### **TYPES OF RESET**

UC1638c has two different types of Reset:

Power-ON-Reset and System-Reset

Power-ON-Reset is performed right after V<sub>DD</sub> is connected to power. POR will then trigger the System Reset.

System Reset can also be activated by connecting the RST pin to ground.

In the following discussions, Reset means System Reset.

The differences between pin reset and software reset are

| Procedure (Restoring to default value)            | Pin Reset<br>(Power On Reset) | Software<br>Reset |
|---------------------------------------------------|-------------------------------|-------------------|
| Column Address : CA[7:0]=0                        | V                             | V                 |
| Page Address : PA[5:0]=0                          | V                             | V                 |
| RAM Address Control : AC[2:0]=001b                | V                             | V                 |
| Other commands expect the 3 commands listed above | V                             |                   |

#### RESET STATUS

When UC1638c enters RESET sequence:

- Operation mode will be "Reset"
- All control registers are reset to default values. Refer to Control Registers for details of their default values.

# **OPERATION MODES**

UC1638c has three operating modes: Reset, Sleep, and Normal.

For each mode, the related statuses are as below:

| Mode             | Reset    | Sleep  | Normal |
|------------------|----------|--------|--------|
| Host Interface   | Disabled | Active | Activ  |
| Clock            | OFF      | OFF    | CN     |
| LCD Drivers      | OFF      | OFF    | CN     |
| Charge Pump      | OFF      | OFF    | 0.7    |
| Draining Circuit | ON       | CV     | OFF    |

Table 4: Operating Modes

### **CHANGING OPERATION MODE**

In addition to Power-ON-Reset, two commands will initiate Operation Mode transitions:

Set Display Enable, and System Reset.

When DC[2] is modified by Set Display Enable, Operation Mode will be updated automatically. There is no other action required to enter Sleep mode.

The Operation Mode changes are synchronized with the edges of UC1638c's internal clock. To ensure consistent

system states, wait at last least after issuing the Set Display Enable command of triggering System Reset.

|   |     | Action                           | Mode   |
|---|-----|----------------------------------|--------|
|   |     | ST_ Nin pulled "L"  Ner ON reset | Reset  |
| • | Set | Driver Enable to "0"             | Sleep  |
|   | Set | Driver Enable to "1"             | Normal |

Table 5: Mode changes

But Reset mode and Sleep mode drain the charges stored in the external capacitors  $C_{B0}$ ,  $C_{B1}$ , and  $C_L$ . When entering k set mode or Sleep mode, the display drivers will be disabled.

The difference between Sleep mode and Reset mode is that Reset mode clears all control registers and restores them to default values, while Sleep mode retains all the control registers values set by the user.

It is recommended to use Sleep Mode for Display OFF operations as UC1638c consumes very little energy in Sleep mode (typically under  $5\mu$ A).

#### EXITING SLEEP MODE

UC1638c contains internal logic to check whether  $V_{LCD}$  and  $V_D$  are ready before releasing COM and SEG drivers from their idle states. When exiting Sleep or Reset mode, COM and SEG drivers will not be activated until UC1638c's internal voltage sources are restored to their proper values.



# Power-Up Sequence



igule 12: Reference Power-Up Sequence

There's no delay needed while turning ON V<sub>DD</sub> and V<sub>DD2/3</sub>, and either one can be turned on first:



Figure 13: Power Off-On Sequence

#### ENTER/EXIT SLEEP MODE SEQUENCE

UC1638c enters Sleep mode from Display mode by issuing Set Display Disable command.



To exit Sleep mode, issue Set Display Enable.



FIGURE 14: Reference Enter/Exit Sleep Mode

### **POWER-DOWN SEQUENCE**

To prevent the charge stored in capacitor C<sub>L</sub> from causing abnormal residue horizontal line on display when V<sub>DD</sub> is switched off, use Reset mode to enable the built-in charge draining circuit to discharge these external capacitors.

When internal V<sub>LCD</sub> is not used, UC1638c will NOT drain V<sub>LCD</sub> during RESET. System designers need to make sure external V<sub>LCD</sub> source is properly drained off before turning off V<sub>DD</sub>.



When using internal pump, ignore the "External VLCD

©1999~2014 160x240 STN Controller-Driver

#### SAMPLE POWER MANAGEMENT COMMAND SEQUENCES

The following tables are examples of command sequence for power-up, power-down and display ON/OFF operations. These are only to demonstrate some "typical, generic" scenarios. Designers are encouraged to study related sections of the datasheet and find out what the best parameters and control sequences are for their specific design needs.

Type Required: These items are required

<u>C</u>ustomized: These items are not necessary if customer parameters are the same as default <u>A</u>dvanced: We recommend new users to skip these commands and use default values.

Optional: These commands depend on what users want to do.

C/D The type of the interface cycle. It can be either Command (0) or Data (1)

W/R The direction of dataflow of the cycle. It can be either Write (0) or Read (1).

#### Power-Up

| Туре | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action                                    | Comments                                                   |
|------|-----|-----|----|----|----|----|----|----|----|----|------------------------------------------------|------------------------------------------------------------|
| R    | _   | _   | _  | _  | _  | _  | _  | _  | _  | _  | Turn on V <sub>DD</sub> and V <sub>DD2/3</sub> | Wait until V <sub>DD</sub> , V <sub>DD2/3</sub> are stable |
| R    | _   | _   | _  | _  | _  | _  | _  | -  | _  | _  | Wait ≤ 3mS                                     | X                                                          |
| R    | _   | _   | _  | _  | _  | _  | _  | -  | _  | _  | Set RST pin Low                                | Wait 5mS after RST is low                                  |
| R    | _   | _   | _  | _  | _  | _  | _  | -  | _  | _  | Set RST pin High                               |                                                            |
| R    | _   | _   | _  | _  | _  | _  | _  | -  | _  | _  | Automatic Power-ON Reset                       | Wait 150r S a te RST is High.                              |
| С    | 0   | 0   | 0  | 0  | 1  | 0  | 0  | #  | #  | #  | Set Temp. Compensation                         | Set up LCD is rmar specific parameters, MX,                |
| С    | 0   | 0   | 1  | 1  | 0  | 0  | 0  | #  | #  | 0  | Set LCD Mapping                                | MY, etc.                                                   |
| Α    | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | #  | #  | Set Line Rate                                  | Fine une for power, flicker, contrast, and                 |
| С    | 0   | 0   | 1  | 1  | 0  | 1  | 0  | 1  | #  | #  | Set Gray Shade 2                               | na ting.                                                   |
| С    | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 0  | #  | #  | Set Bias Ratio                                 |                                                            |
| R    | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | Set V <sub>BIAS</sub> Potention eter           | CD specific operating voltage setting                      |
| - 1  | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | OCT V BIAS I OTCHTION                          |                                                            |
|      | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |                                                |                                                            |
|      | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  |                                                |                                                            |
| 0    |     |     |    |    |    |    |    |    |    |    | Write displace RAM                             | Set up display image                                       |
|      |     |     |    |    |    |    |    |    |    |    |                                                |                                                            |
|      | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  |                                                |                                                            |
| R    | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | er Dis Jay Enable                              |                                                            |
|      | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  |                                                |                                                            |

#### Power-Down

| Type | C/D | W/R | D7 | D6 | D5 | D4 | D3 | C | ) | D. | Dυ  | Chip action         | Comments                             |
|------|-----|-----|----|----|----|----|----|---|---|----|-----|---------------------|--------------------------------------|
| R    | 0   | 0   | 1  | 1  | 0  | 0  |    |   |   |    | . 1 | Set Display Disable |                                      |
| K    | 1   | 0   | 1  | 0  | 1  | 0  | 1  |   | 1 | 1  | 0   | Get Display Disable |                                      |
| R    | _   | _   | -  | -  | -  | 1  | 1  |   |   | -  | _   | Draining capacitor  | Wait ~1mS before V <sub>DD</sub> OFF |

### DISPLAY-OFF

| Type | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action         | Comments                                                        |
|------|-----|-----|----|----|----|----|----|----|----|----|---------------------|-----------------------------------------------------------------|
| R    | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | Set Display Disable |                                                                 |
| '`   | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 0  | Set Display Disable |                                                                 |
|      | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |                     |                                                                 |
|      | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  |                     | Set up display image (Image update is                           |
| С    |     |     |    |    |    |    |    |    |    |    | Write display RAM   | optional. Data in the RAM is retained through the SLEEP state.) |
|      | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  |                     |                                                                 |
| R    | 0   | 0   | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | Set Display Enable  |                                                                 |
|      | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  | Oet Display Eriable |                                                                 |

160x240 STN Controller-Driver

# MULTI-TIME PROGRAM (MTP) NV MEMORY

#### **OVERVIEW**

MTP feature is available for UC1638c such that 1LCM maker can record an PM offset value in non-volatile memory cells, which can then be used to adjust the effective  $V_{LCD}$  value, in order to achieve high level of consistency for LCM contrast across all shipments.

To accomplish this purpose, three operations are supported by UC1638c:

MTP-Erase, MTP-Program, and MTP-Read

MTP-Program requires an external power source supplied to the TST4 pin. MTP allows program at least 10 times and should be performed only by the LCM makers.

MTP-Read is facilitated by the internal DC-DC converter builtin on UC1638c, no external power source is required, and it is performed automatically after hardware RESET (power-ON or pin RESET).

#### **OPERATION FOR THE SYSTEM USERS**

For the MTP version of UC1638c, the content of the NV memory will be read automatically after the power-on and hardware pin RESET. There is no user intervention or external power source required. When set up properly, the  $V_{LCD}$  will be fine tuned to achieve high level of consistency for the LCM contrast.

The MTP-READ is a relatively slow process and the time required can vary quite a bit. For a successful MTP-READ operation, the MS and WS bits in the Read Status commands will exhibit the following waveforms.



As illustrated above, the {MS, WS} will go through a  $\{0,0\}$   $\Rightarrow$   $\{1,0\}$   $\Rightarrow$   $\{1,1\}$   $\Rightarrow$   $\{0,1\}$  transition. When the {MS, WS}= $\{0,1\}$  state is reached, it means the LCM is ready to be turned on.

Although user can use Read Status command in a polling loop to make sure {MS,WS}={0,1} before proceeding with the normal operation, however, it may be simpler to just issue Set Display Enable command every 0.5~2 second, repeatedly, together with other LCM optimization settings, such as BR, CEN, TC, etc.

The above "Periodical re-initializing" approach is also an effective safeguard against accidental display off events such as

- ESD strikes
- Mechanical shocks causing LCL connector to malfunction temporarily

#### HARDWARE RESET

The auto-MTP-READ is only performed for hardware RESET (power-ON and RST pin).

It is recommended to us hardware RESET only during the event of power up and power down.

#### OPERATION FOR THE LOW MAKERS

Always ERASE he MTP NV memory cells, before starting the Write ance s.

160x240 STN Controller-Driver

### MTP OPERATION FOR LCM MAKERS

# 1. High voltage supply and timer setting

In MTP Program operation, two different high voltages are needed. In chip design, one high voltage is generated by internal charge pump (V<sub>LCD</sub>), the other high voltage must be input from TST4 by external voltage source.

V<sub>LCD</sub> value is controlled by register MTP1 and MTP2. The default values of these two registers are appropriate for most applications.

External TST4 power source is required for MTP Program operation. MTP Programming speed depends on the TST4 voltage. Considering the ITO trace resistance in COG modules, it is recommended to program the MTP cells one at a time, so that the required 10V at TST4 can be maintained with proper consistency.

No external power source is required for MTP Erase and Read operations. For these MTP operations, TST4 should be open, or connected to V<sub>DD3</sub>.

| MTP Action         | V <sub>LCD</sub> | TST4 (external input)        |
|--------------------|------------------|------------------------------|
| Program            | MTP2 : 46h (13V) | 10V (1mA per bit)            |
| Erase              | MTP2 : 46h (13V) | Floating or V <sub>DD3</sub> |
| Read after Program | MTP1 : 96h (8V)  | Floating or V <sub>DD3</sub> |
| Read after Erase   | MTP1:00h (6.3V)  | Floating or V <sub>DD3</sub> |

#### Note:

- (1) Do Erase before Program and Program one bit at a time.
- (2) When doing MTP Program or Erase, it's required to use  $V_{DD2/3} \ge 3.0 \text{V}$ .

©1999~2014 160x240 STN Controller-Driver

### 2. Read MTP status bits

With normal Get Status method (CD=0, W/R=1), MTP operation status can be monitored in the real time. There are 3 status bits (WS, MD, MS) in status register. MTP control circuit will read to verify if the operation (program, erase) success or not.

WS: If the operation succeeded, and current operation will be ended with WS=1.

If it failed, last operation will be automatically retried two more times. If it fails 3 times, WS will be set to 0 and the operation is aborted.

MD is MTP ID, which is either 1 for MTP IC. No transition.



MTP status bits, TST4 & V<sub>LCD</sub> Waveform

### 3. MTP Cell Value Usage

There are 6 MTP cell bits. They are divided into two groups for different trimming purpose.

 $MTP[5:0]:V_{LCD}\ Trim$ 

When PMO[5]=1: PM with trim = PM - PMO[4:0] When PMO[5]=0: PM with trim = PM + PMO[4:0] 01999~2014 160x240 STN Controller-Driver

#### MTP COMMAND SEQUENCE SAMPLE CODES

The following tables are examples of command sequence for MTP Program and Erase operations. These are only to demonstrate some "typical, generic" scenarios. Designers are encouraged to study related sections of the datasheet and find out what the best parameters and control sequences are for their specific design needs.

MTP operations (Erase, Program, Read) and Set Display ON is mutual exclusive. There is no harm done to the IC or the LCM if this is violated. However, the violating commands will be ignored.

Type Required: These items are required

 $\underline{C}$  ustomized: These items are not necessary if customer parameters are the same as default  $\underline{A}$  dvanced: We recommend new users to skip these commands and use default values.

Optional: These commands depend on what users want to do.
The type of the interface cycle. It can be either Command (0) or Data (1)

C/D The type of the interface cycle. It can be either Command (0) or Data (1)
W/R The direction of dataflow of the cycle. It can be either Write (0) or Read (1).

# (1) MTP Program Sample Code

| Type | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip Action               | Comments                                        |
|------|-----|-----|----|----|----|----|----|----|----|----|---------------------------|-------------------------------------------------|
| R    | -   | -   | -  | -  | -  | -  | -  | -  | -  | -  | Set RST pin Low           | Wait 5 mS after RST is Low                      |
| R    | -   | -   | -  | -  | -  | -  | -  | -  | -  | -  | Set RST pin High          |                                                 |
| R    | ı   | -   | -  | -  | -  | -  | 1  | -  | ı  | -  | Automatic Power-ON Reset  | Wait ~150mS                                     |
| R    | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | Set Line Rate             | Set LC[3:2]=10b                                 |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | Set RV[7:0] Potentiometer | Set MTP-Read V <sub>LCD</sub>                   |
| 1    | 1   | 0   | 1  | 0  | 0  | 1  | 0  | 1  | 1  | 0  |                           | MTP1: 96h(8.0V)                                 |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | Set WV[7:0] Potentiometer | Set MTP-Write V <sub>LCD</sub>                  |
|      | 1   | 0   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 0  |                           | MTP2: 46h(13V)                                  |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | Set MTP Write Timer       | Set MTP Timer                                   |
|      | 1   | 0   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |                           | MTP3: 40h(200mS)                                |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Set MTP Read Timer        | Set MTP Timer                                   |
| I K  | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                           | MTP4: 03h(35mS)                                 |
| R    | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTP Write Mask        | Set MTP Bit Mask                                |
| С    | 1   | 0   | -  | -  | 0  | 0  | 0  | 0  | 0  | 1  | МТРМ                      | Ex: To program D0 to be 1, set MTPM to 000001b* |
| R    |     |     |    |    |    |    |    |    |    |    |                           | Apply TST4 voltage                              |
| K    | •   | -   | -  | -  | -  | -  | •  | -  | •  | -  |                           | Program: 10V                                    |
| R    | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTP Control           | Set MTPC[3]=1                                   |
| 1    | 1   | 0   | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 1  |                           | Set MTPC[2:0]=011                               |
| R    | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | Get Status & PM           | Check MTP Status until MS=0 and                 |
| 1    | 1   | 1   | -  | -  | -  | -  | -  | WS | -  | MS |                           | WS=1                                            |
| R    |     |     |    |    |    |    |    |    |    |    |                           | Remove TST4 voltage                             |
| R    |     |     |    |    |    |    |    |    |    |    | V <sub>DD</sub> =0V       | Power OFF                                       |

<sup>\*</sup> It is recommended that users program one bit at a time.



160x240 STN Controller-Driver

#### (2) MTP Erase Sample Code

| Туре | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action               | Comments                        |
|------|-----|-----|----|----|----|----|----|----|----|----|---------------------------|---------------------------------|
| R    | -   | -   | -  | -  | -  | -  | -  | -  | -  | -  | Set RST pin Low           | Wait 5 mS after RST is Low      |
| R    | -   | -   | -  | -  |    | -  |    | -  | -  | -  | Set RST pin High          |                                 |
| R    | -   | -   | 1  | -  | -  | -  | -  | -  | -  | -  | Automatic Power-ON Reset  | Wait ~150mS                     |
| R    | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | Set Line Rate             | Set LC[3:2]=10b                 |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | Set RV[7:0] Potentiometer | Set MTP-Read V <sub>LCD</sub>   |
| IX   | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |                           | MTP1: 00h(6.3V)                 |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | Set WV[7:0] Potentiometer | Set MTP-Erase V <sub>LCD</sub>  |
| 11   | 1   | 0   | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 0  |                           | MTP2: 46h(13V)                  |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | Set MTP Write Timer       | Set MTP Timer                   |
| IX   | 1   | 0   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |                           | MTP3: 40h(200mS)                |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Set MTP Read Timer        | Set MTP Timer                   |
| IX   | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                           | MTP4: 03h(35mS)                 |
| R    | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTP Write Mask        | Set MTP Bit Mask                |
| С    | 1   | 0   | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | MTPM                      | Ex: To erase D[7:0],            |
|      | '   | U   | U  | U  | '  | '  |    | '  |    |    | IVITE IVI                 | set MTPM to 111111b*            |
| R    | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTP Control           | Set MTPC[3]=1                   |
| - 1  | 1   | 0   | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  |                           | Set MTPC[2:0]=010               |
| R    | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | Get Status & PM           | Check MTP Status until MS=0 and |
| - 1  | 1   | 1   | -  | -  | -  | -  | -  | WS | -  | MS |                           | WS=1                            |
| R    |     |     |    |    |    |    |    |    |    |    | V <sub>DD</sub> =0V       | Power OFF                       |

<sup>\*</sup> It is recommended that users clear all the bits to be programmed.

160x240 STN Controller-Driver

#### (3) MTP read Sample Code

| Туре | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Chip action               | Comments                        |
|------|-----|-----|----|----|----|----|----|----|----|----|---------------------------|---------------------------------|
| R    | -   | -   | -  | -  | -  | -  | -  | -  | -  | -  | Set RST pin Low           | Wait 5 mS after RST is Low      |
| R    | -   | -   | -  | -  | -  | ı  | -  | -  | ı  | -  | Automatic Power-ON Reset  | Wait ~150mS                     |
| R    | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | Set Line Rate             | Set LC[3:2]=10b                 |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | Set RV[7:0] Potentiometer | Set MTP-Read V <sub>LCD</sub>   |
| IX   | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |                           | MTP1: 00h (6.3V)                |
| R    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Set MTP Read Timer        | Set MTP Timer                   |
| IX   | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |                           | MTP4: 03h (35mS)                |
| R    | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTP Write Mask        | Set MTP Bit Mask                |
| С    | 1   | 0   | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | MTPM                      | Ex: To erase D[7:0],            |
|      | '   | U   | O  | 0  | •  | -  |    | '  | -  | '  |                           | set MTPM to 111111b*            |
| R    | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTP Control           | Set MTPC[3]=1                   |
| 11   | 1   | 0   | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  |                           | Set MTPC[2:0]=001               |
| R    | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | Get Status & PM           | Check MTP Status until MS=0 and |
|      | 1   | 1   | -  | -  | -  | -  | -  | WS | -  | MS |                           | WS=1                            |
| R    |     |     |    |    |    |    |    |    |    |    |                           |                                 |

<sup>\*</sup> It is recommended that users read fist all the bits to be programmed.

01999~2014 160x240 STN Controller-Driver

# **ESD CONSIDERATION**

UC1600 series products usually are provided in bare die format to customers. This makes the product particularly sensitive to ESD damage during handling and manufacturing process. It is therefore highly recommended that LCM makers strictly follow the "JESD 625-A Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices" when manufacturing LCM.

| Machin               | e Mode               | Human B                                   | ody Mode |
|----------------------|----------------------|-------------------------------------------|----------|
| V <sub>DD</sub> mode | V <sub>SS</sub> mode | V <sub>DD</sub> mode V <sub>SS</sub> mode |          |
| 200 V                | 200 V                | 3.0 KV                                    | 2.0 KV   |

According to UltraChip's Mass Production experiences, the ESD tolerance conditions are believed to be very stable and
can produce high yield in multiple customer sites. However, special care is still required during handling and
manufacturing process to avoid unnecessary yield loss due to ESD damages.

160x240 STN Controller-Driver

# **ABSOLUTE MAXIMUM RATINGS**

In accordance with IEC134, note 1 and 2.

| Symbol                 | Parameter                                                         | Min. | Max.                  | Unit |
|------------------------|-------------------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$               | Logic Supply voltage                                              | -0.3 | +4.0                  | V    |
| $V_{DD2}$              | LCD Generator Supply voltage                                      | -0.3 | +4.0                  | V    |
| $V_{DD3}$              | Analog Circuit Supply voltage                                     | -0.3 | +4.0                  | V    |
| $V_{DD2/3}$ - $V_{DD}$ | Voltage difference between V <sub>DD</sub> and V <sub>DD2/3</sub> |      | 1.6                   | V    |
| $V_{LCD}$              | LCD Generated voltage (-40°C ~ +85°C)                             | -0.3 | +19.8                 | V    |
| V <sub>IN</sub>        | Digital input signal                                              | -0.4 | V <sub>DD</sub> + 0.5 | V    |
| T <sub>OPR</sub>       | Operating temperature range                                       | -40  | +85                   | °C   |
| T <sub>STR</sub>       | Storage temperature                                               | -55  | +125                  | °C   |

# Note:

- 1.  $V_{DD}$  is based on  $V_{SS} = 0V$
- 2. Stress beyond ranges listed above may cause permanent damages to the device.



©1999~2014 160x240 STN Controller-Driver

# **SPECIFICATIONS**

# **DC CHARACTERISTICS**

| Symbol               | Parameter                   | Conditions                                    | Min.               | Тур.    | Max.               | Unit |
|----------------------|-----------------------------|-----------------------------------------------|--------------------|---------|--------------------|------|
| $V_{DD}$             | Supply for digital circuit  |                                               | 1.7                | 1.8~3.3 | 3.6                | V    |
| $V_{DD2/3}$          | Supply for bias & pump      |                                               | 2.7                | 2.8~3.3 | 3.6                | V    |
| $V_{LCD}$            | Charge pump output          | $V_{DD2/3} \ge 2.7V, 25^{\circ}C$             |                    | 14.5    | 17.49              | V    |
| $V_D$                | LCD data voltage            | $V_{DD2/3} \ge 2.7V, 25^{\circ}C$             | 0.99               |         | 1.59               | V    |
| V <sub>IL</sub>      | Input logic LOW             |                                               |                    |         | 0.2V <sub>DD</sub> | V    |
| V <sub>IH</sub>      | Input logic HIGH            |                                               | 0.8V <sub>DD</sub> |         |                    | V    |
| $V_{OL}$             | Output logic LOW            |                                               |                    |         | $0.2V_{DD}$        | V    |
| V <sub>OH</sub>      | Output logic HIGH           |                                               | 0.8V <sub>DD</sub> |         |                    | V    |
| I <sub>IL</sub>      | Input leakage current       | $VIN = V_{DD}$ or $Vss$                       |                    |         | 1.5                | μΑ   |
| I <sub>SB</sub>      | Standby current             | $V_{DD} = V_{DD2/3} = 3.3V$ ,<br>Temp = 85 °C |                    |         | 50                 | μΑ   |
| C <sub>IN</sub>      | Input capacitance           |                                               |                    | 5       | 10                 | pF   |
| C <sub>OUT</sub>     | Output capacitance          |                                               |                    | 5       | 10                 | pF   |
| R <sub>0N(SEG)</sub> | SEG output impedance        | $V_{LCD} = 17.49V$                            |                    | 1.20    | 1.70               | kΩ   |
| R <sub>0N(COM)</sub> | Upward COM output impedance | V <sub>LCD</sub> = 17.49V                     |                    | 1.20    | 1.70               | kΩ   |
| f <sub>LINE</sub>    | Average Line rate           | LC[4:3] = 10b                                 | -10%               | 26.0    | +10%               | klps |

# POWER CONSUMPTION

 $V_{DD} = 2.7 V$ , PM = 84, Bias Ratio = 11b,  $V_{LCD} = 14.51 \text{ V},$ Mux Rate = 160Line Rate = 26 Klps, Bus mode = 6800,  $C_L = 330 \text{ nF},$  $C_B = 2.2 \ \mu F$ ,

Temperature = 25°C, All HV outputs are open circuit.

| Display Pattern Conditions |                         | Typical | Maximum | Unit |
|----------------------------|-------------------------|---------|---------|------|
| All-OFF                    | Bus = idle              | 1173    | 1467    | μΑ   |
| All-ON                     | All-ON Bus = idle       |         | 1507    | μΑ   |
| 2-pixel checker Bus = idle |                         | 1445    | 1807    | μΑ   |
| -                          | Reset (standby current) | < 3     | 5       | μΑ   |

# **AC CHARACTERISTICS**



FIGURE 16: Parallel Bus Timing Characteristics (for 8080 MCU)

| Symbol                                                                     | Signal          | Description                                                | Condition              | Min.                                     | Max.     | Unit |
|----------------------------------------------------------------------------|-----------------|------------------------------------------------------------|------------------------|------------------------------------------|----------|------|
| $(2.7V \leq V_{DD} \leq$                                                   | 3.6V, Ta= -30 t | o +85°C)                                                   |                        | (read / write)                           |          |      |
| t <sub>AS80</sub>                                                          | CD              | Address setup time<br>Address hold time                    |                        | 15<br>20                                 | -        | nS   |
| tcssa80<br>tcsh80                                                          | CS1/CS0         | Chip select setup time<br>Chip select hold time            |                        | 5<br>5                                   | _        | nS   |
| t <sub>CY80</sub> t <sub>PWR80</sub> t <sub>PWW80</sub> t <sub>HPW80</sub> | WR0, WR1        | System cycle time Pulse width Pulse width High pulse width |                        | 430 / 280<br>200 /<br>/ 125<br>200 / 125 | _        | nS   |
| t <sub>DS80</sub><br>t <sub>DH80</sub>                                     | Write<br>D7~D0  | Data setup time<br>Data hold time                          |                        | / 45<br>/ 10                             | -        | nS   |
| t <sub>ACC80</sub><br>t <sub>OD80</sub>                                    | Read<br>D7~D0   | Read access time Output disable time                       | C <sub>L</sub> = 100pF | - /<br>100 /                             | 200<br>- | nS   |





FIGURE 17: Parallel Bus Timing Characteristics (for 6800 MCU)

| Symbol                                                                     | Signal          | Description                                                | Condition              | Min.                                     | Max.     | Unit |
|----------------------------------------------------------------------------|-----------------|------------------------------------------------------------|------------------------|------------------------------------------|----------|------|
| (2.7V ≤ V <sub>DD</sub> ≤                                                  | 3.6V, Ta= −30 t | o +85°C)                                                   |                        | (read / write)                           |          |      |
| t <sub>AS68</sub><br>t <sub>AH68</sub>                                     | CD              | Address setup time<br>Address hold time                    |                        | 15<br>20                                 | -        | nS   |
| t <sub>CSSA68</sub><br>t <sub>CSH68</sub>                                  | CS1/CS0         | Chip select setup time<br>Chip select hold time            |                        | 5<br>5                                   | -        | nS   |
| t <sub>CY68</sub> t <sub>PWR68</sub> t <sub>PWW68</sub> t <sub>LPW68</sub> | WR0, WR1        | System cycle time Pulse width Pulse width High pulse width |                        | 430 / 280<br>200 /<br>/ 125<br>200 / 125 | -        | nS   |
| t <sub>DS68</sub><br>t <sub>DH68</sub>                                     | Write<br>D7~D0  | Data setup time<br>Data hold time                          |                        | / 45<br>/ 10                             | -        | nS   |
| t <sub>ACC68</sub><br>t <sub>OD68</sub>                                    | Read<br>D7~D0   | Read access time Output disable time                       | C <sub>L</sub> = 100pF | - /<br>100 /                             | 200<br>- | nS   |



FIGURE 18: Serial Bus Timing Characteristics (for S8)

| Symbol                                    | Signal                                                          | Description                                  | Condition              | Min.           | Max.     | Unit |
|-------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|------------------------|----------------|----------|------|
| (2.7V ≤ V <sub>DD</sub> ≤                 | $(2.7V \le V_{DD} \le 3.6V, Ta = -30 \text{ to } +85^{\circ}C)$ |                                              |                        | (read / write) |          |      |
| t <sub>ASS8</sub>                         | CD                                                              | Address setup time                           |                        | 0              | _        | nS   |
| t <sub>AHS8</sub>                         |                                                                 | Address hold time                            |                        | 15             |          |      |
| t <sub>CSSAS8</sub><br>t <sub>CSHS8</sub> | CS1/CS0                                                         | Chip select setup time Chip select hold time |                        | 5<br>15        | _        | nS   |
| t <sub>CYS8</sub>                         |                                                                 | System cycle time                            |                        | 430 / 220      |          |      |
| t <sub>LPWS8</sub>                        | SCK                                                             | Low pulse width                              |                        | 200 / 95       | -        | nS   |
| t <sub>HPWS8</sub>                        |                                                                 | High pulse width                             |                        | 200 / 95       |          |      |
| t <sub>DSS8</sub><br>t <sub>DHS8</sub>    | SDA<br>(Write)                                                  | Data setup time<br>Data hold time            |                        | / 25<br>/ 15   | _        | nS   |
| t <sub>ACCS8</sub>                        | SDA<br>(Read)                                                   | Read access time Output disable time         | C <sub>L</sub> = 100pF | - /<br>30 /    | 200<br>- | nS   |



FIGURE 19: Serial Bus Timing Characteristics (for S9)

| Symbol                                  | Signal          | Description                                     | Condition              | Min.           | Max.     | Unit |
|-----------------------------------------|-----------------|-------------------------------------------------|------------------------|----------------|----------|------|
| (2.7V ≤ V <sub>DD</sub> ≤               | 3.6V, Ta= -30 t | to +85°C)                                       |                        | (read / write) |          |      |
| tcssas9<br>tcshs9                       | CS1/CS0         | Chip select setup time<br>Chip select hold time |                        | 5<br>15        | -        | nS   |
| t <sub>CYS9</sub>                       |                 | System cycle time                               |                        | 430 / 220      |          |      |
| t <sub>LPWS9</sub>                      | SCK             | Low pulse width                                 |                        | 200/ 95        | _        | nS   |
| t <sub>HPWS9</sub>                      |                 | High pulse width                                |                        | 200 / 95       |          |      |
| t <sub>DSS9</sub><br>t <sub>DHS9</sub>  | SDA<br>(Write)  | Data setup time Data hold time                  |                        | / 25<br>/ 15   | -        | nS   |
| t <sub>ACCS9</sub><br>t <sub>ODS9</sub> | SDA<br>(Read)   | Read access time Output disable time            | C <sub>L</sub> = 100pF | - /<br>30 /    | 200<br>- | nS   |



FIGURE 20: Serial Bus Timing Characteristics (for I<sup>2</sup>C)

| Symbol                             | Signal       | Description                                    | Condition | Min.           | Max. | Unit |
|------------------------------------|--------------|------------------------------------------------|-----------|----------------|------|------|
| (2.7V ≤ V <sub>DD</sub> ≤ 3.6V, Ta | = -30 to +85 | °C)                                            |           | (Read / Write) |      |      |
| t <sub>CYI2C</sub>                 |              | SCK cycle time                                 |           | 530 / 230      | _    | nS   |
| t <sub>LPWI2C</sub>                | SCK          | Low pulse width                                |           | 250 / 100      | _    | nS   |
| t <sub>HPWI2C</sub>                |              | High pulse width                               |           | 250 / 100      | _    | nS   |
| tr, tf                             |              | Rise time and fall time                        |           | _              | _    | nS   |
| t <sub>SSDAI2C</sub>               |              | Data setup time                                |           | 55             | _    | nS   |
| t <sub>HDAI2</sub> C               |              | Data hold time                                 |           | 10             | _    | nS   |
| t <sub>SSTAI2C</sub>               | SCK          | START Setup time                               |           | 10             | _    | nS   |
| t <sub>HSTAI2C</sub>               | SDA          | START Hold time                                |           | 55             | _    | nS   |
| tsstol2C                           |              | STOP setup time                                |           | 10             | _    | nS   |
| t <sub>BUF</sub>                   |              | Bus Free time between STOP and START condition |           | 75             | -    | nS   |



©1999~2014 160x240 STN Controller-Driver



FIGURE 21: Reset Characteristics

| Symbol                                                          | Signal                  | Description                          | Condition | Min. | Max. | Unit |
|-----------------------------------------------------------------|-------------------------|--------------------------------------|-----------|------|------|------|
| $(2.7V \le V_{DD} \le 3.6V, Ta = -30 \text{ to } +85^{\circ}C)$ |                         |                                      |           |      |      |      |
| t <sub>RW</sub>                                                 | RST                     | Reset low pulse width                |           | 5    | _    | mS   |
| t <sub>R</sub>                                                  | RST,<br>Internal Status | Reset to Internal Status pulse delay |           | 10   | _    | uS   |
|                                                                 |                         | Wait before Power Down               |           | 1    | -    | mS   |

# Note:

For each mode, the signal's rising and falling times (tr, tf) are stipulated to be equal to or less than 15nS each.





# **PHYSICAL DIMENSIONS**



# Die / Bump Information:

Die Size:  $(9730\mu M \pm 40\mu M) \times (1030\mu M \pm 40\mu M)$ Die Thickness:  $400\mu M \pm 20\mu M$ Die TTV:  $D_{MAX} - D_{MIN} \leqslant 2 \mu M$  $90Hv \pm 25Hv$ Hardness: Bump Height:  $12\mu M \pm 3\mu M$  (Part Number: UC1638cGAA)  $15\mu M \pm 3\mu M$  (Part Number: UC1638cGBA)  $H_{MAX} - H_{MIN} \leqslant 2 \mu M$  $2025 \mu M^2$ Bump Area: Bump Size:  $15\mu M~x~135\mu M~\pm~2\mu M$ Bump Pitch: 27μΜ Bump Gap:  $12\mu M \pm 3\mu M$ Shear force:  $>5 g/mil^2$ Coordinate origin: (0, 0)Chip center: (0, 0)Pad reference: Pad center



160x240 STN Controller-Driver

# **ALIGNMENT MARK INFORMATION**



# SHAPE OF THE ALIGNMENT MARK:



### Note:

Alignment marks are on Top Metal and under Passivation. The "+" mark is symmetric both horizontally and vertically.

# COORDINATES:

|   | Down-L | eft Mark | Down-Right Mark |      |  |
|---|--------|----------|-----------------|------|--|
|   | Х      | Υ        | Х               | Y    |  |
| 1 | -4592  | -398     | 4572            | -398 |  |
| 2 | -4572  | -458     | 4592            | -458 |  |
| 3 | -4612  | -418     | 4552            | -418 |  |
| 4 | -4552  | -438     | 4612            | -438 |  |
| С | -4582  | -428     | 4582            | -428 |  |

# TOP METAL AND PASSIVATION:



FOR PROCESS CROSS-SECTION

### Remark:

Alignment marks are on Top Metal and under Passivation

©1999~2014 160x240 STN Controller-Driver

# PAD COORDINATES

| #  | Pad Name    | Х       | Υ        | W   | Н     |
|----|-------------|---------|----------|-----|-------|
| 1  | DUMMY1      | -4768.5 | 433      | 135 | 15    |
| 2  | COM<97>     | -4768.5 | 406      | 135 | 15    |
| 3  | COM<99>     | -4768.5 | 379      | 135 | 15    |
| 4  | COM<101>    | -4768.5 | 352      | 135 | 15    |
| 5  | COM<103>    | -4768.5 | 325      | 135 | 15    |
| 6  | COM<105>    | -4768.5 | 298      | 135 | 15    |
| 7  | COM<107>    | -4768.5 | 271      | 135 | 15    |
| 8  | COM<109>    | -4768.5 | 244      | 135 | 15    |
| 9  | COM<111>    | -4768.5 | 217      | 135 | 15    |
| 10 | COM<113>    | -4768.5 | 190      | 135 | 15    |
| 11 | COM<115>    | -4768.5 | 163      | 135 | 15    |
| 12 | COM<117>    | -4768.5 | 136      | 135 | 15    |
| 13 | COM<119>    | -4768.5 | 109      | 135 | 15    |
| 14 | COM<121>    | -4768.5 | 82       | 135 | 15    |
| 15 | COM<123>    | -4768.5 | 55       | 135 | 15    |
| 16 | COM<125>    | -4768.5 | 28       | 135 | 15    |
| 17 | COM<127>    | -4768.5 | 1        | 135 | 15    |
| 18 | COM<129>    | -4768.5 | -26      | 135 | 15    |
| 19 | COM<131>    | -4768.5 | -53      | 135 | 15    |
| 20 | COM<133>    | -4768.5 | -80      | 135 | 15    |
| 21 | COM<135>    | -4768.5 | -107     | 135 | 15    |
| 22 | COM<137>    | -4768.5 | -134     | 135 | 15    |
| 23 | COM<139>    | -4768.5 | -161     | 135 | 15    |
| 24 | COM<141>    | -4768.5 | -188     | 135 | 15    |
| 25 | COM<143>    | -4768.5 | -215     | 135 | 15    |
| 26 | COM<145>    | -4768.5 | -242     | 135 | 15    |
| 27 | COM<147>    | -4768.5 | -269     | 135 | 15    |
| 28 | COM<149>    | -4768.5 | -296     | 135 | 15    |
| 29 | COM<151>    | -4768.5 | -323     | 135 | 15    |
| 30 | COM<153>    | -4768.5 | -350     | 135 | 15    |
| 31 | COM<155>    | -4768.5 | -377     | 135 | 15    |
| 32 | COM<157>    | -4768.5 | -404     | 135 | 15    |
| 33 | COM<159>    | -4768.5 | -431     | 135 | 15    |
| 34 | DUMMY2      | -4768.5 | -458     | 135 | 15    |
| 35 | DATA_pad<7> | -4387.8 | -424.775 | 45  | 82.45 |
| 36 | DATA_pad<7> | -4327.8 | -424.775 | 45  | 82.45 |
| 37 | VDDX        | -4267.8 | -424.775 | 45  | 82.45 |
| 38 | DATA_pad<6> | -4207.8 | -424.775 | 45  | 82.45 |
| 39 | DATA_pad<6> | -4147.8 | -424.775 | 45  | 82.45 |
| 40 | DATA_pad<5> | -4087.8 | -424.775 | 45  | 82.45 |
| 41 | DATA_pad<5> | -4027.8 | -424.775 | 45  | 82.45 |
| 42 | DATA_pad<4> | -3960.2 | -424.775 | 45  | 82.45 |
| 43 | DATA_pad<4> | -3900.2 | -424.775 | 45  | 82.45 |
| 44 | DATA_pad<3> | -3840.2 | -424.775 | 45  | 82.45 |
| 45 | DATA_pad<3> | -3780.2 | -424.775 | 45  | 82.45 |
| 46 | DATA_pad<2> | -3712.6 | -424.775 | 45  | 82.45 |
| 47 | DATA_pad<2> | -3652.6 | -424.775 | 45  | 82.45 |
| 48 | DATA_pad<1> | -3592.6 | -424.775 | 45  | 82.45 |
| 49 | DATA_pad<1> | -3532.6 | -424.775 | 45  | 82.45 |
| 50 | DATA_pad<0> | -3465   | -424.775 | 45  | 82.45 |
|    | ·           |         | ı        |     |       |

| #   | Pad Name    | Х        | Υ        | W  | Н     |
|-----|-------------|----------|----------|----|-------|
| 51  | DATA_pad<0> | -3405    | -424.775 | 45 | 82.45 |
| 52  | RST_pad     | -3334.95 | -424.775 | 45 | 82.45 |
| 53  | RST_pad     | -3274.95 | -424.775 | 45 | 82.45 |
| 54  | CS_pad<0>   | -3214    | -424.775 | 45 | 82.45 |
| 55  | CS_pad<0>   | -3154    | -424.775 | 45 | 82.45 |
| 56  | VDDX        | -3094    | -424.775 | 45 | 82.45 |
| 57  | CS_pad<1>   | -3034    | -424.775 | 45 | 82.45 |
| 58  | CS_pad<1>   | -2974    | -424.775 | 45 | 82.45 |
| 59  | CD_pad      | -2914    | -424.775 | 45 | 82.45 |
| 60  | CD_pad      | -2854    | -424.775 | 45 | 82.45 |
| 61  | WR_pad<0>   | -2794    | -424.775 | 45 | 82.45 |
| 62  | WR_pad<0>   | -2734    | -424.775 | 45 | 82.45 |
| 63  | VDDX        | -2674    | -424.775 | 45 | 82.45 |
| 64  | WR_pad<1>   | -2614    | -424.775 | 45 | 82.45 |
| 65  | WR_pad<1>   | -2554    | -424.775 | 45 | 82.45 |
| 66  | BM_pad<1>   | -2494    | -424.775 | 45 | 82.45 |
| 67  | BM_pad<1>   | -2434    | -424.775 | 45 | 82.45 |
| 68  | VDDX        | -2374    | -424.775 | 45 | 82.45 |
| 69  | BM_pad<0>   | -2314    | -424.775 | 45 | 82.45 |
| 70  | BM_pad<0>   | -2254    | -424.775 | 45 | 82.45 |
| 71  | ID_pad      | -2194    | -424.775 | 45 | 82.45 |
| 72  | ID_pad      | -2134    | -424.775 | 45 | 82.45 |
| 73  | VDDX        | -2074    | -424.775 | 45 | 82.45 |
| 74  | POR_DIS_pad | -2014    | -424.775 | 45 | 82.45 |
| 75  | POR_DIS_pad | -1954    | -424.775 | 45 | 82.45 |
| 76  | VSS         | -1894    | -424.775 | 45 | 82.45 |
| 77  | VSS         | -1834    | -424.775 | 45 | 82.45 |
| 78  | VSS         | -1774    | -424.775 | 45 | 82.45 |
| 79  | VSS         | -1714    | -424.775 | 45 | 82.45 |
| 80  | VSS         | -1654    | -424.775 | 45 | 82.45 |
| 81  | VSS         | -1594    | -424.775 | 45 | 82.45 |
| 82  | VSS         | -1534    | -424.775 | 45 | 82.45 |
| 83  | VSS         | -1474    | -424.775 | 45 | 82.45 |
| 84  | VSS         | -1414    | -424.775 | 45 | 82.45 |
| 85  | VSS         | -1354    | -424.775 | 45 | 82.45 |
| 86  | VSS         | -1294    | -424.775 | 45 | 82.45 |
| 87  | VSS         | -1234    | -424.775 | 45 | 82.45 |
| 88  | VSS         | -1174    | -424.775 | 45 | 82.45 |
| 89  | VSS         | -1114    | -424.775 | 45 | 82.45 |
| 90  | VSS         | -1054    | -424.775 | 45 | 82.45 |
| 91  | VSS         | -994     | -424.775 | 45 | 82.45 |
| 92  | VSS         | -934     | -424.775 | 45 | 82.45 |
| 93  | VSS2        | -874     | -424.775 | 45 | 82.45 |
| 94  | VSS2        | -814     | -424.775 | 45 | 82.45 |
| 95  | VSS2        | -754     | -424.775 | 45 | 82.45 |
| 96  | VSS2        | -694     | -424.775 | 45 | 82.45 |
| 97  | VSS2        | -634     | -424.775 | 45 | 82.45 |
| 98  | VSS2        | -574     | -424.775 | 45 | 82.45 |
| 99  | VSS2        | -514     | -424.775 | 45 | 82.45 |
| 100 | VSS2        | -454     | -424.775 | 45 | 82.45 |



| #          | Pad Name             | Х          | Υ                    | W        | н              |
|------------|----------------------|------------|----------------------|----------|----------------|
| 101        | VSS2                 | -394       | -424.775             | 45       | 82.45          |
| 102        | VSS2                 | -334       | -424.775             | 45       | 82.45          |
| 102        | VSS2                 | -274       | -424.775             | 45       | 82.45          |
| 103        | VSS2                 | -214       | -424.775             | 45       | 82.45          |
| 105        | VSS2                 | -154       | -424.775             | 45       | 82.45          |
| 106        | VSS2                 | -94        | -424.775             | 45       | 82.45          |
| 107        | VDD2                 | -94        | -424.775             | 45       | 82.45          |
|            | VDD2                 | 26         |                      | 45       | 82.45          |
| 108<br>109 |                      | 86         | -424.775<br>-424.775 | 45       |                |
| 110        | VDD2<br>VDD2         | 146        | -424.775             | 45       | 82.45<br>82.45 |
| 111        | VDD2                 | 206        | -424.775             | 45       | 82.45          |
| 112        | VDD2                 |            | -424.775             | 45       | 82.45          |
|            |                      | 266        |                      | 45       |                |
| 113        | VDD2                 | 326        | -424.775             |          | 82.45          |
| 114        | VDD2                 | 386        | -424.775             | 45       | 82.45          |
| 115        | VDD2                 | 446        | -424.775             | 45       | 82.45          |
| 116<br>117 | VDD2                 | 506<br>566 | -424.775             | 45       | 82.45          |
|            | VDD2                 |            | -424.775             | 45       | 82.45          |
| 118        | VDD2                 | 626        | -424.775             | 45       | 82.45          |
| 119        | VDD2                 | 686        | -424.775             | 45       | 82.45          |
| 120        | VDD2                 | 746        | -424.775             | 45       | 82.45          |
| 121        | VDD3                 | 806        | -424.775             | 45       | 82.45          |
| 122        | VDD3                 | 866        | -424.775             | 45       | 82.45          |
| 123        | VDD3                 | 926        | -424.775             | 45       | 82.45          |
| 124        | VDD3                 | 986        | -424.775             | 45       | 82.45          |
| 125        | VDD3                 | 1046       | -424.775             | 45       | 82.45          |
| 126        | VDD                  | 1106       | -424.775             | 45       | 82.45          |
| 127        | VDD                  | 1166       | -424.775             | 45       | 82.45          |
| 128        | VDD                  | 1226       | -424.775             | 45       | 82.45          |
| 129        | VDD                  | 1286       | -424.775             | 45       | 82.45          |
| 130        | VDD                  | 1346       | -424.775             | 45       | 82.45          |
| 131        | VDD                  | 1406       | -424.775             | 45       | 82.45          |
| 132        | VDD                  | 1466       | -424.775             | 45       | 82.45          |
| 133        | VDD                  | 1526       | -424.775             | 45       | 82.45          |
| 134        | VDD                  | 1586       | -424.775             | 45       | 82.45          |
| 135        | VDD                  | 1646       | -424.775             | 45       | 82.45          |
| 136        | VDD                  | 1706       | -424.775             | 45       | 82.45          |
| 137        | VDD                  | 1766       | -424.775             | 45       | 82.45          |
| 138        | VDD                  | 1826       | -424.775             | 45       | 82.45          |
| 139        | VDD                  | 1886       | -424.775             | 45       | 82.45          |
| 140        | TST2_pad             | 1946       | -424.775             | 45       | 82.45          |
|            | TST2_pad             | 2006       | -424.775             | 45       | 82.45          |
| 142        | TST4_pad             | 2095       | -424.775             | 45<br>45 | 82.45          |
| 143        | TST4_pad             | 2155       | -424.775             | 45       | 82.45          |
| 144        | TST4_pad<br>TST4_pad | 2215       | -424.775             | 45<br>45 | 82.45          |
| 145        |                      | 2275       | -424.775             | 45       | 82.45          |
| 146<br>147 | TST4_pad             | 2335       | -424.775             | 45<br>45 | 82.45          |
|            | VLCDIN_pad           | 2395       | -424.775             | 45       | 82.45          |
| 148        | VLCDIN_pad           | 2455       | -424.775             | 45       | 82.45          |
| 149        | VLCDIN_pad           | 2515       | -424.775             | 45       | 82.45          |
| 150        | VLCDIN_pad           | 2575       | -424.775             | 45       | 82.45          |
| 151        | VLCDOUT_pad          | 2670.7     | -424.775             | 45       | 82.45          |
| 152        | VLCDOUT_pad          | 2730.7     | -424.775             | 45       | 82.45          |

| #   | Pad Name    | Х      | Υ        | W   | Н     |
|-----|-------------|--------|----------|-----|-------|
|     |             |        | -        |     |       |
| 153 | VLCDOUT_pad | 2790.7 | -424.775 | 45  | 82.45 |
| 154 | VLCDOUT_pad | 2850.7 | -424.775 | 45  | 82.45 |
| 155 | VLCDOUT_pad | 2910.7 | -424.775 | 45  | 82.45 |
| 156 | VA0N_pad    | 2970.7 | -424.775 | 45  | 82.45 |
| 157 | VA0N_pad    | 3030.7 | -424.775 | 45  | 82.45 |
| 158 | VA0N_pad    | 3090.7 | -424.775 | 45  | 82.45 |
| 159 | VA1N_pad    | 3170.7 | -424.775 | 45  | 82.45 |
| 160 | VA1N_pad    | 3230.7 | -424.775 | 45  | 82.45 |
| 161 | VA1N_pad    | 3290.7 | -424.775 | 45  | 82.45 |
| 162 | VA1P_pad    | 3370.7 | -424.775 | 45  | 82.45 |
| 163 | VA1P_pad    | 3430.7 | -424.775 | 45  | 82.45 |
| 164 | VA1P_pad    | 3490.7 | -424.775 | 45  | 82.45 |
| 165 | VA0P_pad    | 3570.7 | -424.775 | 45  | 82.45 |
| 166 | VA0P_pad    | 3630.7 | -424.775 | 45  | 82.45 |
| 167 | VA0P_pad    | 3690.7 | -424.775 | 45  | 82.45 |
| 168 | VB0N_pad    | 3770.7 | -424.775 | 45  | 82.45 |
| 169 | VB0N_pad    | 3830.7 | -424.775 | 45  | 82.45 |
| 170 | VB0N_pad    | 3890.7 | -424.775 | 45  | 82.45 |
| 171 | VB1N_pad    | 3970.7 | -424.775 | 45  | 82.45 |
| 172 | VB1N_pad    | 4030.7 | -424.775 | 45  | 82.45 |
| 173 | VB1N_pad    | 4090.7 | -424.775 | 45  | 82.45 |
| 174 | VB1P_pad    | 4182.3 | -424.775 | 45  | 82.45 |
| 175 | VB1P_pad    | 4242.3 | -424.775 | 45  | 82.45 |
| 176 | VB1P_pad    | 4302.3 | -424.775 | 45  | 82.45 |
| 177 | VB0P_pad    | 4382.5 | -424.775 | 45  | 82.45 |
| 178 | VB0P_pad    | 4442.5 | -424.775 | 45  | 82.45 |
| 179 | VB0P_pad    | 4502.5 | -424.775 | 45  | 82.45 |
| 180 | DUMMY3      | 4768.5 | -458     | 135 | 15    |
| 181 | COM<160>    | 4768.5 | -431     | 135 | 15    |
| 182 | COM<158>    | 4768.5 | -404     | 135 | 15    |
| 183 | COM<156>    | 4768.5 | -377     | 135 | 15    |
| 184 | COM<154>    | 4768.5 | -350     | 135 | 15    |
| 185 | COM<152>    | 4768.5 | -323     | 135 | 15    |
| 186 | COM<150>    | 4768.5 | -296     | 135 | 15    |
| 187 | COM<148>    | 4768.5 | -269     | 135 | 15    |
| 188 | COM<146>    | 4768.5 | -242     | 135 | 15    |
| 189 | COM<144>    | 4768.5 | -215     | 135 | 15    |
| 190 | COM<142>    | 4768.5 | -188     | 135 | 15    |
| 191 | COM<140>    | 4768.5 | -161     | 135 | 15    |
| 192 | COM<138>    | 4768.5 | -134     | 135 | 15    |
| 193 | COM<136>    | 4768.5 | -107     | 135 | 15    |
| 194 | COM<134>    | 4768.5 | -80      | 135 | 15    |
| 195 | COM<132>    | 4768.5 | -53      | 135 | 15    |
| 196 | COM<130>    | 4768.5 | -26      | 135 | 15    |
| 197 | COM<128>    | 4768.5 | 1        | 135 | 15    |
| 198 | COM<126>    | 4768.5 | 28       | 135 | 15    |
| 199 | COM<124>    | 4768.5 | 55       | 135 | 15    |
| 200 | COM<122>    | 4768.5 | 82       | 135 | 15    |
| 201 | COM<120>    | 4768.5 | 109      | 135 | 15    |
| 202 | COM<118>    | 4768.5 | 136      | 135 | 15    |
| 203 | COM<116>    | 4768.5 | 163      | 135 | 15    |
| 204 | COM<114>    | 4768.5 | 190      | 135 | 15    |



| #          | Pad Name           | Х                | Υ              | W        | Н          |
|------------|--------------------|------------------|----------------|----------|------------|
| 205        | COM<112>           | 4768.5           | 217            | 135      | 15         |
| 205        | COM<112>           | 4768.5           | 244            | 135      | 15         |
| 207        | COM<110>           | 4768.5           | 271            | 135      | 15         |
| 207        | COM<106>           | 4768.5           | 298            | 135      | 15         |
| 209        | COM<106>           | 4768.5           | 325            | 135      | 15         |
|            |                    |                  |                | 135      | 15         |
| 210        | COM<102>           | 4768.5           | 352            |          |            |
| 211        | COM<100>           | 4768.5           | 379            | 135      | 15         |
| 212<br>213 | COM<98>            | 4768.5           | 406<br>433     | 135      | 15         |
| 213        | DUMMY4             | 4768.5           |                | 135      | 15<br>135  |
| 215        | COM<96>            | 4576.5<br>4549.5 | 418.5<br>418.5 | 15<br>15 | 135        |
|            |                    |                  |                | 15       |            |
| 216<br>217 | COM<92>            | 4522.5           | 418.5          | _        | 135        |
|            | COM<90>            | 4495.5           | 418.5          | 15       | 135        |
| 218        | COM<88>            | 4468.5<br>4441.5 | 418.5          | 15       | 135        |
| 219        |                    |                  | 418.5          | 15       | 135        |
| 220<br>221 | COM<84>            | 4414.5           | 418.5          | 15<br>15 | 135        |
|            | COM<82>            | 4387.5           | 418.5          | _        | 135        |
| 222        | COM<80>            | 4360.5           | 418.5          | 15       | 135        |
| 223        | COM<78>            | 4333.5           | 418.5          | 15       | 135        |
| 224        | COM<76>            | 4306.5           | 418.5          | 15       | 135        |
| 225        |                    | 4279.5           | 418.5          | 15       | 135        |
| 226<br>227 | COM<72>            | 4252.5<br>4225.5 | 418.5          | 15<br>15 | 135        |
|            | COM<70>            |                  | 418.5          | _        | 135        |
| 228<br>229 | COM<68>            | 4198.5<br>4171.5 | 418.5<br>418.5 | 15<br>15 | 135<br>135 |
| 230        | COIVI<66>          | 4171.5           |                | 15       | 135        |
|            |                    | _                | 418.5          | 15       |            |
| 231        | COM<62>            | 4117.5           | 418.5          | 15       | 135        |
| 232        | COM<60><br>COM<58> | 4090.5<br>4063.5 | 418.5<br>418.5 | 15       | 135<br>135 |
| 234        | CON<56>            | 4036.5           | 418.5          | 15       | 135        |
| 235        | COIVI<56>          | 4036.5           | 418.5          | 15       | 135        |
| 236        | COM<52>            | 3982.5           | 418.5          | 15       | 135        |
| 237        | CON<50>            | 3955.5           | 418.5          | 15       | 135        |
| 238        | COM<48>            | 3928.5           | 418.5          | 15       | 135        |
| 239        | COM<46>            | 3901.5           | 418.5          | 15       | 135        |
| 240        | COM<44>            | 3874.5           | 418.5          | 15       | 135        |
| 241        | COM<42>            | 3847.5           | 418.5          | 15       | 135        |
| 242        | COM<40>            | 3820.5           | 418.5          | 15       | 135        |
| 243        | COM<38>            | 3793.5           | 418.5          | 15       | 135        |
| 244        | COM<36>            | 3766.5           | 418.5          | 15       | 135        |
| 245        | COM<34>            | 3739.5           | 418.5          | 15       | 135        |
| 246        | COM<32>            | 3712.5           | 418.5          | 15       | 135        |
| 247        | COM<30>            | 3685.5           | 418.5          | 15       | 135        |
| 248        | COM<28>            | 3658.5           | 418.5          | 15       | 135        |
| 249        | COM<26>            | 3631.5           | 418.5          | 15       | 135        |
| 250        | COM<24>            | 3604.5           | 418.5          | 15       | 135        |
| 251        | COM<22>            | 3577.5           | 418.5          | 15       | 135        |
| 252        | COM<20>            | 3550.5           | 418.5          | 15       | 135        |
| 253        | COM<18>            | 3523.5           | 418.5          | 15       | 135        |
| 254        | COM<16>            | 3496.5           | 418.5          | 15       | 135        |
| 255        | COM<14>            | 3469.5           | 418.5          | 15       | 135        |
| 256        | COM<12>            | 3442.5           | 418.5          | 15       | 135        |
|            | · · · · · · ·      |                  |                | L        |            |

| #   | Pad Name         | Х      | Υ     | W        | Н   |
|-----|------------------|--------|-------|----------|-----|
| 257 | COM<10>          | 3415.5 | 418.5 | 15       | 135 |
| 258 | COM<8>           | 3388.5 | 418.5 | 15       | 135 |
| 259 | COM<6>           | 3361.5 | 418.5 | 15       | 135 |
| 260 | COM<4>           | 3334.5 | 418.5 | 15       | 135 |
| 261 | COM<2>           | 3307.5 | 418.5 | 15       | 135 |
|     |                  |        |       | 15       |     |
| 262 | SEG<1>           | 3226.5 | 418.5 |          | 135 |
| 263 | SEG<2>           | 3199.5 | 418.5 | 15       | 135 |
| 264 | SEG<3><br>SEG<4> | 3172.5 | 418.5 | 15       | 135 |
| 265 | SEG<4>           | 3145.5 | 418.5 | 15       | 135 |
| 266 |                  | 3118.5 | 418.5 | 15<br>15 | 135 |
| 267 | SEG<6>           | 3091.5 | 418.5 | _        | 135 |
| 268 | SEG<7>           | 3064.5 | 418.5 | 15       | 135 |
| 269 | SEG<8>           | 3037.5 | 418.5 | 15       | 135 |
| 270 | SEG<9>           | 3010.5 | 418.5 | 15       | 135 |
| 271 | SEG<10>          | 2983.5 | 418.5 | 15       | 135 |
| 272 | SEG<11>          | 2956.5 | 418.5 | 15       | 135 |
| 273 | SEG<12>          | 2929.5 | 418.5 | 15       | 135 |
| 274 | SEG<13>          | 2902.5 | 418.5 | 15       | 135 |
| 275 | SEG<14>          | 2875.5 | 418.5 | 15       | 135 |
| 276 | SEG<15>          | 2848.5 | 418.5 | 15       | 135 |
| 277 | SEG<16>          | 2821.5 | 418.5 | 15       | 135 |
| 278 | SEG<17>          | 2794.5 | 418.5 | 15       | 135 |
| 279 | SEG<18>          | 2767.5 | 418.5 | 15       | 135 |
| 280 | SEG<19>          | 2740.5 | 418.5 | 15       | 135 |
| 281 | SEG<20>          | 2713.5 | 418.5 | 15       | 135 |
| 282 | SEG<21>          | 2686.5 | 418.5 | 15       | 135 |
| 283 | SEG<22>          | 2659.5 | 418.5 | 15       | 135 |
| 284 | SEG<23>          | 2632.5 | 418.5 | 15       | 135 |
| 285 | SEG<24>          | 2605.5 | 418.5 | 15       | 135 |
| 286 | SEG<25>          | 2578.5 | 418.5 | 15       | 135 |
| 287 | SEG<26>          | 2551.5 | 418.5 | 15       | 135 |
| 288 | SEG<27>          | 2524.5 | 418.5 | 15       | 135 |
| 289 | SEG<28>          | 2497.5 | 418.5 | 15       | 135 |
| 290 | SEG<29>          | 2470.5 | 418.5 | 15       | 135 |
| 291 | SEG<30>          | 2443.5 | 418.5 | 15       | 135 |
| 292 | SEG<31>          | 2416.5 | 418.5 | 15       | 135 |
| 293 | SEG<32>          | 2389.5 | 418.5 | 15       | 135 |
| 294 | SEG<33>          | 2362.5 | 418.5 | 15       | 135 |
| 295 | SEG<34>          | 2335.5 | 418.5 | 15       | 135 |
| 296 | SEG<35>          | 2308.5 | 418.5 | 15       | 135 |
| 297 | SEG<36>          | 2281.5 | 418.5 | 15       | 135 |
| 298 | SEG<37>          | 2254.5 | 418.5 | 15       | 135 |
| 299 | SEG<38>          | 2227.5 | 418.5 | 15       | 135 |
| 300 | SEG<39>          | 2200.5 | 418.5 | 15       | 135 |
| 301 | SEG<40>          | 2173.5 | 418.5 | 15       | 135 |
| 302 | SEG<41>          | 2146.5 | 418.5 | 15       | 135 |
| 303 | SEG<42>          | 2119.5 | 418.5 | 15       | 135 |
| 304 | SEG<43>          | 2092.5 | 418.5 | 15       | 135 |
| 305 | SEG<44>          | 2065.5 | 418.5 | 15       | 135 |
| 306 | SEG<45>          | 2038.5 | 418.5 | 15       | 135 |
| 307 | SEG<46>          | 2011.5 | 418.5 | 15       | 135 |
| 308 | SEG<47>          | 1984.5 | 418.5 | 15       | 135 |



| #   | Pad Name | Х      | Υ     | W  | Н   |
|-----|----------|--------|-------|----|-----|
| 309 | SEG<48>  | 1957.5 | 418.5 | 15 | 135 |
| 310 | SEG<49>  | 1930.5 | 418.5 | 15 | 135 |
| 311 | SEG<50>  | 1903.5 | 418.5 | 15 | 135 |
| 312 | SEG<51>  | 1876.5 | 418.5 | 15 | 135 |
| 313 | SEG<52>  | 1849.5 | 418.5 | 15 | 135 |
| 314 | SEG<53>  | 1822.5 | 418.5 | 15 | 135 |
| 315 | SEG<54>  | 1795.5 | 418.5 | 15 | 135 |
|     |          |        |       | 15 |     |
| 316 | SEG<55>  | 1768.5 | 418.5 | _  | 135 |
| 317 | SEG<56>  | 1741.5 | 418.5 | 15 | 135 |
| 318 | SEG<57>  | 1714.5 | 418.5 | 15 | 135 |
| 319 | SEG<58>  | 1687.5 | 418.5 | 15 | 135 |
| 320 | SEG<59>  | 1660.5 | 418.5 | 15 | 135 |
| 321 | SEG<60>  | 1633.5 | 418.5 | 15 | 135 |
| 322 | SEG<61>  | 1606.5 | 418.5 | 15 | 135 |
| 323 | SEG<62>  | 1579.5 | 418.5 | 15 | 135 |
| 324 | SEG<63>  | 1552.5 | 418.5 | 15 | 135 |
| 325 | SEG<64>  | 1525.5 | 418.5 | 15 | 135 |
| 326 | SEG<65>  | 1498.5 | 418.5 | 15 | 135 |
| 327 | SEG<66>  | 1471.5 | 418.5 | 15 | 135 |
| 328 | SEG<67>  | 1444.5 | 418.5 | 15 | 135 |
| 329 | SEG<68>  | 1417.5 | 418.5 | 15 | 135 |
| 330 | SEG<69>  | 1390.5 | 418.5 | 15 | 135 |
| 331 | SEG<70>  | 1363.5 | 418.5 | 15 | 135 |
| 332 | SEG<71>  | 1336.5 | 418.5 | 15 | 135 |
| 333 | SEG<72>  | 1309.5 | 418.5 | 15 | 135 |
| 334 | SEG<73>  | 1282.5 | 418.5 | 15 | 135 |
| 335 | SEG<74>  | 1255.5 | 418.5 | 15 | 135 |
| 336 | SEG<75>  | 1228.5 | 418.5 | 15 | 135 |
| 337 | SEG<76>  | 1201.5 | 418.5 | 15 | 135 |
| 338 | SEG<77>  | 1174.5 | 418.5 | 15 | 135 |
| 339 | SEG<78>  | 1147.5 | 418.5 | 15 | 135 |
| 340 | SEG<79>  | 1120.5 | 418.5 | 15 | 135 |
| 341 | SEG<80>  | 1093.5 | 418.5 | 15 | 135 |
| 342 | SEG<81>  | 1066.5 | 418.5 | 15 | 135 |
| 343 | SEG<82>  | 1039.5 | 418.5 | 15 | 135 |
| 344 | SEG<83>  | 1012.5 | 418.5 | 15 | 135 |
| 345 | SEG<84>  | 985.5  | 418.5 | 15 | 135 |
| 346 | SEG<85>  | 958.5  | 418.5 | 15 | 135 |
| 347 | SEG<86>  | 931.5  | 418.5 | 15 | 135 |
| 348 | SEG<87>  | 904.5  | 418.5 | 15 | 135 |
| 349 | SEG<88>  | 877.5  | 418.5 | 15 | 135 |
| 350 | SEG<89>  | 850.5  | 418.5 | 15 | 135 |
| 351 | SEG<90>  | 823.5  | 418.5 | 15 | 135 |
| 352 | SEG<91>  | 796.5  | 418.5 | 15 | 135 |
| 353 | SEG<92>  | 769.5  | 418.5 | 15 | 135 |
| 354 | SEG<93>  | 742.5  | 418.5 | 15 | 135 |
| 355 | SEG<94>  | 715.5  | 418.5 | 15 | 135 |
| 356 | SEG<95>  | 688.5  | 418.5 | 15 | 135 |
| 357 | SEG<96>  | 661.5  | 418.5 | 15 | 135 |
| 358 | SEG<97>  | 634.5  | 418.5 | 15 | 135 |
| 359 | SEG<98>  | 607.5  | 418.5 | 15 | 135 |
| 360 | SEG<99>  | 580.5  | 418.5 | 15 | 135 |

| #   | Pad Name | Х      | Υ     | W  | Н   |
|-----|----------|--------|-------|----|-----|
| 361 | SEG<100> | 553.5  | 418.5 | 15 | 135 |
| 362 | SEG<101> | 526.5  | 418.5 | 15 | 135 |
| 363 | SEG<102> | 499.5  | 418.5 | 15 | 135 |
| 364 | SEG<103> | 472.5  | 418.5 | 15 | 135 |
| 365 | SEG<104> | 445.5  | 418.5 | 15 | 135 |
| 366 | SEG<105> | 418.5  | 418.5 | 15 | 135 |
| 367 | SEG<106> | 391.5  | 418.5 | 15 | 135 |
| 368 | SEG<107> | 364.5  | 418.5 | 15 | 135 |
| 369 | SEG<108> | 337.5  | 418.5 | 15 | 135 |
| 370 | SEG<109> | 310.5  | 418.5 | 15 | 135 |
| 371 | SEG<110> | 283.5  | 418.5 | 15 | 135 |
| 372 | SEG<111> | 256.5  | 418.5 | 15 | 135 |
| 373 | SEG<112> | 229.5  | 418.5 | 15 | 135 |
| 374 | SEG<113> | 202.5  | 418.5 | 15 | 135 |
| 375 | SEG<114> | 175.5  | 418.5 | 15 | 135 |
| 376 | SEG<115> | 148.5  | 418.5 | 15 | 135 |
| 377 | SEG<116> | 121.5  | 418.5 | 15 | 135 |
| 378 | SEG<117> | 94.5   | 418.5 | 15 | 135 |
| 379 | SEG<118> | 67.5   | 418.5 | 15 | 135 |
| 380 | SEG<119> | 40.5   | 418.5 | 15 | 135 |
| 381 | SEG<120> | 13.5   | 418.5 | 15 | 135 |
| 382 | SEG<121> | -13.5  | 418.5 | 15 | 135 |
| 383 | SEG<122> | -40.5  | 418.5 | 15 | 135 |
| 384 | SEG<123> | -67.5  | 418.5 | 15 | 135 |
| 385 | SEG<124> | -94.5  | 418.5 | 15 | 135 |
| 386 | SEG<125> | -121.5 | 418.5 | 15 | 135 |
| 387 | SEG<126> | -148.5 | 418.5 | 15 | 135 |
| 388 | SEG<127> | -175.5 | 418.5 | 15 | 135 |
| 389 | SEG<128> | -202.5 | 418.5 | 15 | 135 |
| 390 | SEG<129> | -229.5 | 418.5 | 15 | 135 |
| 391 | SEG<130> | -256.5 | 418.5 | 15 | 135 |
| 392 | SEG<131> | -283.5 | 418.5 | 15 | 135 |
| 393 | SEG<132> | -310.5 | 418.5 | 15 | 135 |
| 394 | SEG<133> | -337.5 | 418.5 | 15 | 135 |
| 395 | SEG<134> | -364.5 | 418.5 | 15 | 135 |
| 396 | SEG<135> | -391.5 | 418.5 | 15 | 135 |
| 397 | SEG<136> | -418.5 | 418.5 | 15 | 135 |
| 398 | SEG<137> | -445.5 | 418.5 | 15 | 135 |
| 399 | SEG<138> | -472.5 | 418.5 | 15 | 135 |
| 400 | SEG<139> | -499.5 | 418.5 | 15 | 135 |
| 401 | SEG<140> | -526.5 | 418.5 | 15 | 135 |
| 402 | SEG<141> | -553.5 | 418.5 | 15 | 135 |
| 403 | SEG<142> | -580.5 | 418.5 | 15 | 135 |
| 404 | SEG<143> | -607.5 | 418.5 | 15 | 135 |
| 405 | SEG<144> | -634.5 | 418.5 | 15 | 135 |
| 406 | SEG<145> | -661.5 | 418.5 | 15 | 135 |
| 407 | SEG<146> | -688.5 | 418.5 | 15 | 135 |
| 408 | SEG<147> | -715.5 | 418.5 | 15 | 135 |
| 409 | SEG<148> | -742.5 | 418.5 | 15 | 135 |
| 410 | SEG<149> | -769.5 | 418.5 | 15 | 135 |
| 411 | SEG<150> | -796.5 | 418.5 | 15 | 135 |
| 412 | SEG<151> | -823.5 | 418.5 | 15 | 135 |



| #   | Pad Name | Х       | Υ     | W  | Н   |
|-----|----------|---------|-------|----|-----|
| 413 | SEG<152> | -850.5  | 418.5 | 15 | 135 |
| 414 | SEG<153> | -877.5  | 418.5 | 15 | 135 |
| 415 | SEG<153> | -904.5  | 418.5 | 15 | 135 |
| 416 | SEG<155> | -931.5  | 418.5 | 15 | 135 |
| 417 | SEG<156> | -958.5  | 418.5 | 15 | 135 |
| 418 | SEG<157> | -985.5  | 418.5 | 15 | 135 |
| 419 | SEG<157> | -1012.5 | 418.5 | 15 | 135 |
| 420 | SEG<150> | -1012.5 | 418.5 | 15 | 135 |
| 421 | SEG<159> | -1039.5 | 418.5 | 15 | 135 |
| 421 | SEG<160> | -1000.5 | 418.5 | 15 | 135 |
| 423 | SEG<162> | -1120.5 | 418.5 | 15 | 135 |
|     |          |         |       |    |     |
| 424 | SEG<163> | -1147.5 | 418.5 | 15 | 135 |
| 425 | SEG<164> | -1174.5 | 418.5 | 15 | 135 |
| 426 | SEG<165> | -1201.5 | 418.5 | 15 | 135 |
| 427 | SEG<166> | -1228.5 | 418.5 | 15 | 135 |
| 428 | SEG<167> | -1255.5 | 418.5 | 15 | 135 |
| 429 | SEG<168> | -1282.5 | 418.5 | 15 | 135 |
| 430 | SEG<169> | -1309.5 | 418.5 | 15 | 135 |
| 431 | SEG<170> | -1336.5 | 418.5 | 15 | 135 |
| 432 | SEG<171> | -1363.5 | 418.5 | 15 | 135 |
| 433 | SEG<172> | -1390.5 | 418.5 | 15 | 135 |
| 434 | SEG<173> | -1417.5 | 418.5 | 15 | 135 |
| 435 | SEG<174> | -1444.5 | 418.5 | 15 | 135 |
| 436 | SEG<175> | -1471.5 | 418.5 | 15 | 135 |
| 437 | SEG<176> | -1498.5 | 418.5 | 15 | 135 |
| 438 | SEG<177> | -1525.5 | 418.5 | 15 | 135 |
| 439 | SEG<178> | -1552.5 | 418.5 | 15 | 135 |
| 440 | SEG<179> | -1579.5 | 418.5 | 15 | 135 |
| 441 | SEG<180> | -1606.5 | 418.5 | 15 | 135 |
| 442 | SEG<181> | -1633.5 | 418.5 | 15 | 135 |
| 443 | SEG<182> | -1660.5 | 418.5 | 15 | 135 |
| 444 | SEG<183> | -1687.5 | 418.5 | 15 | 135 |
| 445 | SEG<184> | -1714.5 | 418.5 | 15 | 135 |
| 446 | SEG<185> | -1741.5 | 418.5 | 15 | 135 |
| 447 | SEG<186> | -1768.5 | 418.5 | 15 | 135 |
| 448 | SEG<187> | -1795.5 | 418.5 | 15 | 135 |
| 449 | SEG<188> | -1822.5 | 418.5 | 15 | 135 |
| 450 | SEG<189> | -1849.5 | 418.5 | 15 | 135 |
| 451 | SEG<190> | -1876.5 | 418.5 | 15 | 135 |
| 452 | SEG<191> | -1903.5 | 418.5 | 15 | 135 |
| 453 | SEG<192> | -1930.5 | 418.5 | 15 | 135 |
| 454 | SEG<193> | -1957.5 | 418.5 | 15 | 135 |
| 455 | SEG<194> | -1984.5 | 418.5 | 15 | 135 |
| 456 | SEG<195> | -2011.5 | 418.5 | 15 | 135 |
| 457 | SEG<196> | -2038.5 | 418.5 | 15 | 135 |
| 458 | SEG<197> | -2065.5 | 418.5 | 15 | 135 |
| 459 | SEG<198> | -2092.5 | 418.5 | 15 | 135 |
| 460 | SEG<199> | -2119.5 | 418.5 | 15 | 135 |
| 461 | SEG<200> | -2146.5 | 418.5 | 15 | 135 |
| 462 | SEG<201> | -2173.5 | 418.5 | 15 | 135 |
| 463 | SEG<202> | -2200.5 | 418.5 | 15 | 135 |
| 464 | SEG<203> | -2227.5 | 418.5 | 15 | 135 |

| #   | Pad Name | Х       | Υ     | W  | Н   |
|-----|----------|---------|-------|----|-----|
| 465 | SEG<204> | -2254.5 | 418.5 | 15 | 135 |
| 466 | SEG<205> | -2281.5 | 418.5 | 15 | 135 |
| 467 | SEG<206> | -2308.5 | 418.5 | 15 | 135 |
| 468 | SEG<207> | -2335.5 | 418.5 | 15 | 135 |
| 469 | SEG<208> | -2362.5 | 418.5 | 15 | 135 |
| 470 | SEG<209> | -2389.5 | 418.5 | 15 | 135 |
| 471 | SEG<210> | -2416.5 | 418.5 | 15 | 135 |
| 472 | SEG<211> | -2443.5 | 418.5 | 15 | 135 |
| 473 | SEG<212> | -2470.5 | 418.5 | 15 | 135 |
| 474 | SEG<213> | -2497.5 | 418.5 | 15 | 135 |
| 475 | SEG<214> | -2524.5 | 418.5 | 15 | 135 |
| 476 | SEG<215> | -2551.5 | 418.5 | 15 | 135 |
| 477 | SEG<216> | -2578.5 | 418.5 | 15 | 135 |
| 478 | SEG<217> | -2605.5 | 418.5 | 15 | 135 |
| 479 | SEG<218> | -2632.5 | 418.5 | 15 | 135 |
| 480 | SEG<219> | -2659.5 | 418.5 | 15 | 135 |
| 481 | SEG<220> | -2686.5 | 418.5 | 15 | 135 |
| 482 | SEG<221> | -2713.5 | 418.5 | 15 | 135 |
| 483 | SEG<222> | -2740.5 | 418.5 | 15 | 135 |
| 484 | SEG<223> | -2767.5 | 418.5 | 15 | 135 |
| 485 | SEG<224> | -2794.5 | 418.5 | 15 | 135 |
| 486 | SEG<225> | -2821.5 | 418.5 | 15 | 135 |
| 487 | SEG<226> | -2848.5 | 418.5 | 15 | 135 |
| 488 | SEG<227> | -2875.5 | 418.5 | 15 | 135 |
| 489 | SEG<228> | -2902.5 | 418.5 | 15 | 135 |
| 490 | SEG<229> | -2929.5 | 418.5 | 15 | 135 |
| 491 | SEG<230> | -2956.5 | 418.5 | 15 | 135 |
| 492 | SEG<231> | -2983.5 | 418.5 | 15 | 135 |
| 493 | SEG<232> | -3010.5 | 418.5 | 15 | 135 |
| 494 | SEG<233> | -3037.5 | 418.5 | 15 | 135 |
| 495 | SEG<234> | -3064.5 | 418.5 | 15 | 135 |
| 496 | SEG<235> | -3091.5 | 418.5 | 15 | 135 |
| 497 | SEG<236> | -3118.5 | 418.5 | 15 | 135 |
| 498 | SEG<237> | -3145.5 | 418.5 | 15 | 135 |
| 499 | SEG<238> | -3172.5 | 418.5 | 15 | 135 |
| 500 | SEG<239> | -3199.5 | 418.5 | 15 | 135 |
| 501 | SEG<240> | -3226.5 | 418.5 | 15 | 135 |
| 502 | COM<1>   | -3307.5 | 418.5 | 15 | 135 |
| 503 | COM<3>   | -3334.5 | 418.5 | 15 | 135 |
| 504 | COM<5>   | -3361.5 | 418.5 | 15 | 135 |
| 505 | COM<7>   | -3388.5 | 418.5 | 15 | 135 |
| 506 | COM<9>   | -3415.5 | 418.5 | 15 | 135 |
| 507 | COM<11>  | -3442.5 | 418.5 | 15 | 135 |
| 508 | COM<13>  | -3469.5 | 418.5 | 15 | 135 |
| 509 | COM<15>  | -3496.5 | 418.5 | 15 | 135 |
| 510 | COM<17>  | -3523.5 | 418.5 | 15 | 135 |
| 511 | COM<19>  | -3550.5 | 418.5 | 15 | 135 |
| 512 | COM<21>  | -3577.5 | 418.5 | 15 | 135 |
| 513 | COM<23>  | -3604.5 | 418.5 | 15 | 135 |
| 514 | COM<25>  | -3631.5 | 418.5 | 15 | 135 |
| 515 | COM<27>  | -3658.5 | 418.5 | 15 | 135 |
| 516 | COM<29>  | -3685.5 | 418.5 | 15 | 135 |





©1999~2014 160x240 STN Controller-Driver

| #   | Pad Name | Х       | Υ     | W  | Н   |
|-----|----------|---------|-------|----|-----|
| 517 | COM<31>  | -3712.5 | 418.5 | 15 | 135 |
| 518 | COM<33>  | -3739.5 | 418.5 | 15 | 135 |
| 519 | COM<35>  | -3766.5 | 418.5 | 15 | 135 |
| 520 | COM<37>  | -3793.5 | 418.5 | 15 | 135 |
| 521 | COM<39>  | -3820.5 | 418.5 | 15 | 135 |
| 522 | COM<41>  | -3847.5 | 418.5 | 15 | 135 |
| 523 | COM<43>  | -3874.5 | 418.5 | 15 | 135 |
| 524 | COM<45>  | -3901.5 | 418.5 | 15 | 135 |
| 525 | COM<47>  | -3928.5 | 418.5 | 15 | 135 |
| 526 | COM<49>  | -3955.5 | 418.5 | 15 | 135 |
| 527 | COM<51>  | -3982.5 | 418.5 | 15 | 135 |
| 528 | COM<53>  | -4009.5 | 418.5 | 15 | 135 |
| 529 | COM<55>  | -4036.5 | 418.5 | 15 | 135 |
| 530 | COM<57>  | -4063.5 | 418.5 | 15 | 135 |
| 531 | COM<59>  | -4090.5 | 418.5 | 15 | 135 |
| 532 | COM<61>  | -4117.5 | 418.5 | 15 | 135 |
| 533 | COM<63>  | -4144.5 | 418.5 | 15 | 135 |

| #   | Pad Name | Х       | Υ     | W  | Н   |
|-----|----------|---------|-------|----|-----|
| 534 | COM<65>  | -4171.5 | 418.5 | 15 | 135 |
| 535 | COM<67>  | -4198.5 | 418.5 | 15 | 135 |
| 536 | COM<69>  | -4225.5 | 418.5 | 15 | 135 |
| 537 | COM<71>  | -4252.5 | 418.5 | 15 | 135 |
| 538 | COM<73>  | -4279.5 | 418.5 | 15 | 135 |
| 539 | COM<75>  | -4306.5 | 418.5 | 15 | 135 |
| 540 | COM<77>  | -4333.5 | 418.5 | 15 | 135 |
| 541 | COM<79>  | -4360.5 | 418.5 | 15 | 135 |
| 542 | COM<81>  | -4387.5 | 418.5 | 15 | 135 |
| 543 | COM<83>  | -4414.5 | 418.5 | 15 | 135 |
| 544 | COM<85>  | -4441.5 | 418.5 | 15 | 135 |
| 545 | COM<87>  | -4468.5 | 418.5 | 15 | 135 |
| 546 | COM<89>  | -4495.5 | 418.5 | 15 | 135 |
| 547 | COM<91>  | -4522.5 | 418.5 | 15 | 135 |
| 548 | COM<93>  | -4549.5 | 418.5 | 15 | 135 |
| 549 | COM<95>  | -4576.5 | 418.5 | 15 | 135 |





# **TRAY INFORMATION**







|     | Spec              |
|-----|-------------------|
|     | mm (mil)          |
| W1  | 50.70±0.10(1996)  |
| W2  | 45.50±0.10(1791)  |
| W3  | 45.95±0.10(1809)  |
| Н   | 3.95±0.10 (156)   |
| E   | 2.20±0.10 (87)    |
|     |                   |
| D×  | 8.78±0.10 (346)   |
| TPx | 33.15±0.10(1305)  |
| Dy  | 4.95±0.10 (195)   |
| TPy | 40.80±0.10(1606)  |
| P×  | 11.05±0.10 (435)  |
| Ру  | 2.40±0.10 (94)    |
| X   | 9.85±0.10 (388)   |
| Υ   | 1.14±0.10 (45)    |
| Z   | 0.55±0.10 (22)    |
| N   | 72(Pocket Number: |
|     |                   |





# **REVISION HISTORY**

| Revision | Contents                                                                          | Date          |
|----------|-----------------------------------------------------------------------------------|---------------|
| 0.6      | First Release                                                                     | Jul. 1, 2013  |
| 0.7      | Software reset is removed.                                                        | Sep. 2, 2013  |
|          | 2. The description for VLCDOUT when using external pump is updated.               |               |
|          | 3. The descriptions for SDAI, SDAO, ACK, and TST4 are updated.                    |               |
|          | 4. Registers CR, CA: 9 bits → 8 bits                                              |               |
|          | 5. Register NIV: 8 bits → 7 bits                                                  |               |
|          | 6. The description for MTP-Read is modified.                                      |               |
|          | 7. The default values for registers RV, WV, RT, and WT are adjusted.              |               |
|          | 8. Commands (1) and (2): double-byte → multiple byte command                      |               |
|          | 9. Host Interface Reference Circuit drawings are updated.                         |               |
| 0.8      | 1. VLCD (Max.): 17.5V → 17.49V                                                    | Nov. 20, 2013 |
|          | 2. Power Consumption (Max.)                                                       |               |
|          | 3. Some AC timings are updated.                                                   |               |
| 0.9      | VDD range is adjusted.                                                            | Apr. 10, 2014 |
|          | Min. 2.7 → 1.7,<br>Typical: 2.8~3.3 → 1.8~3.3                                     |               |
|          | Description about suitable ACF size is added.                                     |               |
|          | Alignment Mark information is corrected.                                          |               |
| 1.0      | (1) VLCD Quick Reference is updated.                                              | Jun. 5, 2014  |
|          | (2) Some AC timings for I <sup>2</sup> C mode are updated.                        |               |
| 1.01     | Some typos are corrected.                                                         | Jun. 24, 2014 |
| 1.01     | (1) Absolute Maximum Ratings section: Operating Temperature (Min.): -30°C → -40°C | Sep. 10, 2014 |
| 1.1      |                                                                                   |               |
|          | (2) Bump Height 15uM is available.                                                |               |