# ESDCS 2024 Perceptron Accelerator Project

24414 Gurjot Singh<sup>1</sup>
24580 Asutosh Ratha<sup>2</sup>

Dept. of Electronic Systems Engineering
Indian Institute of Science
Bangalore, India
gurjotsingh@iisc.ac.in<sup>1</sup>
asutoshratha@iisc.ac.in<sup>2</sup>

Abstract—In this project, the design for Deep Neural Network (DNN) accelerator for MNIST Digit Recognition Dataset is presented. It is a 784x10, fully-connected, feedforward neural network structure, which uses bfloat16 data type based approximate computations for inference [2]. The sub-modules are designed in Verilog, verified in Vivado, synthesized in Yosys, timing and power analysis is done in OpenSTA and Physical Design with OpenROAD using 45nm Standard Cell library. It has an operating frequency of 66MHz at TT corner, 31mW of Power Consumption and occupies 63000sq. μm of area after Synthesis. We achieve a throughput of 12.5 kSamples/s on the MNIST Data Set at 66 MHz.

Index Terms—DNN, MNIST, bfloat16, Verilog, OpenSTA, YoSys, OpenROAD

#### I. Introduction

Deep neural networks (DNNs) have the advantage that they can take into account a large number of parameters, which enables solving numerically complex tasks. They provide high accuracy in many Speech Recognition and Computer Vision applications [1]. This project is used to classify the MNIST digits data at RTL level. The computations are carried out at bfloat16 format, which is widely used for ML and DL applications. The bfloat16 format is less accurate than single precision 32 bit floating point representation, but provides huge advantage in speed, computational efficiency and power consumption, making it suitable for this application.

# II. MODEL TRAINING

Nowadays, one of the most important parameters for any ML algorithm is the data-type and the model architecture employed. The model for the DNN accelerator is decided based on training the available MNIST data in Python (Google Colab). The choice of architecture is based on the trade-off between speed, accuracy and energy per inference. The following sections describes the Neural Network Architecture and its training and testing accuracy.

## A. 784-64-64-64-10 model

It uses 3 hidden layers with 64 neurons each. The Validation accuracy is as shown in Fig.2.

## B. 784-64-64-10 model

It uses 2 hidden layers with 64 neurons each. The Validation accuracy is as shown in Fig.3.



Fig. 1: Synthesized DNN Accelerator IP



Fig. 2: 784-64-64-10 architecture with 93.52% accuracy

## C. 784-32-10 model

It uses 1 hidden layer with 32 neurons. The Validation accuracy is as shown in Fig.4.

## D. 784-10 model

It uses no hidden layers. The Validation accuracy is as shown in Fig.5. This architecture is very compact is terms of throughput, energy per inference and provides a reasonable



Fig. 3: 784-64-64-10 architecture with 93.19% accuracy



Fig. 4: 784-32-10 architecture with 93.19% accuracy

accuracy. This compactness will reduce energy consumption, making it ideal for energy-scarce environments.



Fig. 5: 784-10 architecture with 92.81% accuracy

# III. ARCHITECTURE AND BLOCK DIAGRAMS

The compact 784x10 neural network provides good speed, efficiency and accuracy and but we design and implement a flexible DNN Accelerator Core which can be configured to run any implementation of the Algorithm. This is done during the "init" phase, where we can initialize the model architecture

and layer sizes. The architecture block diagram is shown in Fig.6. We have 32 bfloat16 MACs, which are our Processing Elements PE's.



Fig. 6: Hardware Architecture

The control block is very important for this type of Cores. We design the following FSM and verify it's behaviour using multiple layer DNN Algorithms. At the last layer, size 10 tree comparator is used to extract the largest value from the results.



Fig. 7: Control Structure and FSM

## IV. TESTING OF INPUTS

Here, we include testing of certain random inputs from the MNIST datasets. We used Python scripts, which normalizes the contents of the input data vector and converts it into bfloat16 and feed to the memory of the testbench. Here, we demonstrate 2 inputs and the corresponding waveforms.

# A. Digit-5

The MNIST data in PNG for digit 5 is shown in the Fig.8.



Fig. 8: Digit-5

The simulation waveforms are shown in Fig.10



Fig. 9: Digit-7

## B. Digit-7

The MNIST data in PNG for digit 7 is shown in the Fig.9. The simulation waveforms are shown in Fig.11

#### V. DESIGN TRADE-OFF

This project addresses an number of design trade-offs, which are as shown below.

## A. Brain Float 16 Computation

This is a type of approximate computing, which is used for improving the computation speed, less hardware cost, area and power consumption, while sacrificing the computation accuracy. This number representation is widely used in ML and DL applications, where speed and efficient operations are important, since the model parameters are already trained, considering the Quantization aware training(QAT), which provides good accuracy during validation.

## B. Compact Model of 784x10 Neural Network

This neural network, surprisingly provides reasonable accuracy during training but less accurate than other networks(less than 1%). This architecture saves computations, energy and thus is a viable option for implementation.

## C. Flexible Accelerator Architecture

The design allows for implementing different architectures by configuring a few registors at start-up. During the "init" phase, the no. of layers, no. of neurons in each layers are stored in internal registors and the generation of the input and weight addresses, MAC cycle counts and turning off the MACs not being used is taken care of by the control FSM.

## VI. SYNTHESIS AND METRICS IN YOSYS AND OPENSTA

The screenshots of Timing Analysis and Power Consumption are as shown in Fig.12 and 13. We list all the performance metrics in the table below.

TABLE I: Design Metrics

| Characteristics                   | Value           |  |
|-----------------------------------|-----------------|--|
| Operating Frequency               | 66 MHz          |  |
| Synthesized Area                  | 63000 squm      |  |
| Power Consumption                 | 31 mW           |  |
| Throughput                        | 12.5 kSamples/s |  |
| No. of Clock Cycles per Inference | 5200            |  |
| Energy per Inference              | 2.4 uJ          |  |

The power consumption of various parts is as shown in Table-II.

TABLE II: Power Consumption

3

| Power type | Value    |
|------------|----------|
| Leakage    | 1.28 mW  |
| Switching  | 3.84 mW  |
| Internal   | 26.80 mW |

TABLE III: Design Contribution

| I | SR No. | Name          | Contribution                                       |
|---|--------|---------------|----------------------------------------------------|
|   | 24414  | Gurjot Singh  | Design of MAC, Control FSM Structure, Testbench    |
| 1 | 24580  | Asutosh Ratha | Training in Python, Activation Function, Testbench |

## VII. SUMMARY AND CONCLUSION

This project is a good way of understanding various design trade-offs between choosing efficient architectures and their complexity in design, both at architecture and algorithm level, speed, performance and energy consumption. We learned how to take up work as a team, conduct review studies of different architectures, discuss their implementation and other trade-offs. After having an high level simulation in Python, moving on to follow the bottom-up design flow, verifying the design functionally at various levels in the RTL stage and then integrating various blocks and a Master Control Block. This hierarchical design paradigm results in maximum throughput for given time frame.

#### REFERENCES

- Learning on Hardware: A Tutorial on Neural Network Accelerators and Co-Processors Lukas Baischer and Matthias Wess and Nima TaheriNejad, Austria, 2021, https://arxiv.org/abs/2104.09252
- [2] https://cloud.google.com/blog/products/ai-machine-learning/bfloat16-the-secret-to-high-performance-on-cloud-tpus



Fig. 10: Simulation for Digit-5



Fig. 11: Simulation for Digit-7



Fig. 12: Synthesis Results in YoSys

| Delay                                                                                  | Time                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0.00<br>0.00<br>0.00<br>0.25<br>0.04<br>0.06<br>0.04<br>0.03<br>14.03<br>-0.76<br>0.49 | 0.00<br>0.00<br>0.25<br>0.29<br>0.35<br>0.42<br>14.45<br>13.69 | clock CLK (rise edge) clock network delay (ideal) 10345_/CK (DFFR_X1) 10345_/Q (DFFR_X1) 7_05695_/ZN (NAND3_X1) 7_05696_/ZN (AND2_X1) 105698_/ZN (NOR2_X1) 105708_/ZN (NOR2_X1) 105718_/ZN (NOR3_X1) 1 |                       |
| 15.00<br>0.00<br>0.00<br>-0.06                                                         | 15.00<br>15.00<br>15.00<br>15.00<br>14.94<br>14.94             | clock CLK (rise edge) clock network delay (ideal) clock reconvergence pessimism 09262_/CK (DFFR_X1) library setup time data required time  data required time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |
|                                                                                        | -14.18                                                         | data arrival time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |
|                                                                                        | 0.75                                                           | slack (MET)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
| Group                                                                                  |                                                                | Internal Switching Leakage To<br>Power Power Power Po                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | tal<br>wer            |
| Sequenti<br>Combinat<br>Macro<br>Pad                                                   |                                                                | 6.38e-03 6.37e-04 3.68e-04 7.39e<br>2.04e-02 3.20e-03 9.12e-04 2.45e<br>0.00e+00 0.00e+00 0.00e+00 0.00e<br>0.00e+00 0.00e+00 0.00e+00 0.00e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -02 76.9%<br>+00 0.0% |
| Total                                                                                  |                                                                | 2.68e-02 3.84e-03 1.28e-03 3.19e<br>84.0% 12.0% 4.0%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -02 100.0%            |

Fig. 13: Timing and Power Analysis in OpenSTA