# V10: Hardware-Assisted NPU Multi-tenancy for Improved Resource Utilization and Fairness

Yuqi Xue Yiqi Liu Lifeng Nai<sup>†</sup> Jian Huang





# An Increasing Demand for Machine Learning Services in the Cloud



# An Increasing Demand for Machine Learning Services in the Cloud





Recommendation System







• • •

Language Translation

**Computer Vision** 



Microsoft Azure ML



**Amazon Web Services** 



Google Cloud Al Platform

# Neural Processing Units Are Being Widely Deployed in Cloud Platforms



### Neural Processing Units Are Being Widely Deployed in Cloud Platforms



#### Many Neural Processing Units Employ Systolic Arrays



Systolic Arrays (SAs)









# How NPUs Are Used in the Cloud Today?



# How NPUs Are Used in the Cloud Today?



#### How NPUs Are Used in the Cloud Today?





Natural Language Processing

BERT, Transformer



Image Classification

ResNet-50, ResNet-RS, EfficientNet, MNIST



**Object Detection** 

ShapeMask, Mask-RCNN, RetinaNet



Recommendation

DLRM, NCF





1 Most DNN Inference Workloads Have Imbalanced Use of SAs and VUs



1 Most DNN Inference Workloads Have Imbalanced Use of SAs and VUs



1 Most DNN Inference Workloads Have Imbalanced Use of SAs and VUs

#### **Long Chain of Dependent Tensor Operators**



The Dataflow Graph of A Single DNN Workload

2 Most DNN Workloads Have Intensive Data Dependencies Between Operators











NPU Architecture Today Does Not Support SA/VU-level Resource Sharing



NPU Architecture Today Does Not Support SA/VU-level Resource Sharing



NPU Architecture Today Does Not Support SA/VU-level Resource Sharing





Imbalanced Use of SAs and VUs



Intensive Data Dependencies in a Single DNN Workload



Imbalanced Use of SAs and VUs



Intensive Data Dependencies in a Single DNN Workload



Lack of Architectural Support for NPU Multi-tenancy



Imbalanced Use of SAs and VUs





V10



Lack of Architectural Support for NPU Multi-tenancy



Imbalanced Use of SAs and VUs



Intensive Data Dependencies in a Single DNN Workload



Lack of Architectural Support for NPU Multi-tenancy



Architectural Support for SA/VU-level Operator Scheduling

HVV



Imbalanced Use of SAs and VUs



Intensive Data Dependencies in a Single DNN Workload



Lack of Architectural Support for NPU Multi-tenancy



SW

Smart Workload Collocation for Balanced Use of SAs and VUs



HW

















# Tracking Multiple DNN Workload Contexts













### Improving Fairness and Utilization with Tensor Operator Preemption



Collocated Execution w/o Preemption



### Improving Fairness and Utilization with Tensor Operator Preemption



#### Collocated Execution w/o Preemption

#### Collocated Execution w/ Preemption













VU Preemption at Instruction Granularity





VU Preemption at Instruction Granularity





VU Preemption at Instruction Granularity





VU Preemption at Instruction Granularity

SA Preemption Requires
Special Treatment























DNN Workloads May Demand for the Same Type of Resource







SYSTEMS PLATFORM RESEARCH GROUP @ UIUC



















Architectural Support for SA/VU-level Resource Sharing





Architectural Support for SA/VU-level Resource Sharing



Lightweight Tensor Operator Preemption





Architectural Support for SA/VU-level Resource Sharing



Lightweight Tensor Operator Preemption



Priority-based Scheduler





Architectural Support for SA/VU-level Resource Sharing



Lightweight Tensor Operator Preemption



Priority-based Scheduler



Clustering-based Collocation Mechanism

Implementation

Trace-driven simulator based on Google TPU

### **Evaluation**

Implementation

Trace-driven simulator based on Google TPU

Benchmarks

MLPerf v2.1 and TPU Reference Models

**Evaluation** 

Implementation |

Trace-driven simulator based on Google TPU

Benchmarks

MLPerf v2.1 and TPU Reference Models

### **Evaluation**

#### **Experimental Setup**

**PMT:** Preemptive Multi-tasking at NPU core-level

Implementation

Trace-driven simulator based on Google TPU

Benchmarks

MLPerf v2.1 and TPU Reference Models

### **Evaluation**

### Experimental Setup

- PMT: Preemptive Multi-tasking at NPU core-level
- V10-Base: SA/VU-level scheduling w/o operator preemption

Implementation

Trace-driven simulator based on Google TPU

Benchmarks

MLPerf v2.1 and TPU Reference Models

### **Evaluation**

### Experimental Setup

- PMT: Preemptive Multi-tasking at NPU core-level
- V10-Base: SA/VU-level scheduling w/o operator preemption
- V10: SA/VU-level scheduling w/ operator preemption











V10 Delivers 1.64x Utilization Improvement for NPU Cores

### Throughput Improvement for DNN Inference Workloads with V10



V10 Achieves 1.57x Throughput Improvement for Multi-tenant DNN Workloads



# Architectural Support for Fine-grained NPU Sharing

## V10 Summary



## Architectural Support for Fine-grained NPU Sharing

V10 Summary



Clustering-based Collocation Mechanism for ML Workloads



# Architectural Support for Fine-grained NPU Sharing

## V10 Summary



Clustering-based Collocation Mechanism for ML Workloads



Improved NPU Utilization by 1.64x

### Thank you!

Yuqi Xue yuqixue2@illinois.edu

Yiqi Liu Lifeng Nai Jian Huang

Systems Platform Research Group

