## **VLSI Final Project**

Name: 徐竣霆

Student ID: 110060012

| The circuit diagram of your design and explaining your |
|--------------------------------------------------------|
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |
|                                                        |

#### **Basic gates**

```
.subckt INV IN OUT
Mp1 OUT IN VDD VDD p_18 l=0.18u w=0.72u
Mn1 OUT IN GND GND n_18 l=0.18u w=0.36u
.ends
.subckt BUF IN OUT
Xinv1 IN INV INV
Xinv2 INV OUT INV
.ends
.subckt NOR2 IN1 IN2 OUT
Mp1 N1 IN1 VDD VDD p_18 l=0.18u w=0.72u
Mp2 OUT IN2 N1 VDD p_18 l=0.18u w=0.72u
Mn1 OUT IN1 GND GND n_18 l=0.18u w=0.36u
Mn2 OUT IN2 GND GND n_18 l=0.18u w=0.36u
.ends
.subckt NAND2 IN1 IN2 OUT
Mp1 OUT IN1 VDD VDD p_18 l=0.18u w=0.72u
Mp2 OUT IN2 VDD VDD p_18 l=0.18u w=0.72u
Mn1 N1 IN1 GND GND n_18 l=0.18u w=0.36u
Mn2 OUT IN2 N1 GND n_18 l=0.18u w=0.36u
.ends
.subckt AND2 IN1 IN2 OUT
Xnand2 IN1 IN2 N1 NAND2
Xinv N1 OUT INV
.ends
.subckt OR2 IN1 IN2 OUT
Xnor2 IN1 IN2 N1 NOR2
Xinv N1 OUT INV
.ends
.subckt TG SN SP IN OUT * SN: NMOS gate, SP: PMOS gate; SP usually = ~SN
Mp1 OUT SP IN VDD p_18 l=0.18u w=0.72u
Mn1 OUT SN IN GND n_18 l=0.18u w=0.36u
.ends
.subckt XOR2 IN1 IN2 OUT
Xinv1 IN1 IN1_INV INV
Xinv2 IN2 IN2_INV INV
Mp1 N1 IN2_INV VDD VDD p_18 l=0.18u w=0.72u
Mp2 OUT IN1 N1 VDD p_18 l=0.18u w=0.72u
Mp3 N2 IN2 VDD VDD p_18 l=0.18u w=0.72u
Mp4 OUT IN1_INV N2 VDD p_18 l=0.18u w=0.72u
Mn1 N3 IN1 GND GND n_18 l=0.18u w=0.36u
Mn2 OUT IN2 N3 GND n_18 l=0.18u w=0.36u
Mn3 N4 IN1_INV GND GND n_18 l=0.18u w=0.36u
```

Mn4 OUT IN2\_INV N4 GND n\_18 l=0.18u w=0.36u

```
*** Bit Multiplier ***
.subckt BIT_MUL IN1 IN2 OUT
Xand IN1 IN2 OUT AND2
.ends
*** 4-bit Multiplier ***
*******
.subckt MUL4 W0 W1 W2 W3 IN 00 01 02 03
Xmul1 IN W0 00 BIT_MUL
Xmul2 IN W1 O1 BIT_MUL
Xmul3 IN W2 O2 BIT_MUL
Xmul4 IN W3 O3 BIT_MUL
.ends
*** Half-Adder ***
.subckt HA A B SUM CARRY
Xxor A B SUM XOR2
Xand A B CARRY AND2
.ends
*** Full-Adder ***
.subckt FA A B CIN SUM COUT
Xxor1 A B N1 XOR2
Xxor2 N1 CIN SUM XOR2
Xand1 A B N2 AND2
```

Xand2 N1 CIN N3 AND2 Xor N2 N3 COUT OR2

.ends

.ends

I switched to Non-pass transitor XOR after I found out the voltage drop and delay will cause the error in bonus computation. I also choose carry look-ahead adder over ripple carry adder and AND as bit multiplier instead of 2 serial NMOS because of the delay issue. So the Adder and TG here have actually not been used.

```
*** 4-bit Carry Look-Ahead Adder ***
.subckt ADDER4 CIN A0 A1 A2 A3 B0 B1 B2 B3 S0 S1 S2 S3 COUT
* Generate (G) and Propagate (P) logic
Xg0 A0 B0 G0 AND2
Xp0 A0 B0 P0 X0R2
Xg1 A1 B1 G1 AND2
Xp1 A1 B1 P1 X0R2
Xq2 A2 B2 G2 AND2
Xp2 A2 B2 P2 X0R2
Xg3 A3 B3 G3 AND2
Xp3 A3 B3 P3 X0R2
* Carry calculation
Xc1 G0 P0 CIN C1 CLA_CARRY
Xc2 G1 P1 C1 C2 CLA_CARRY
Xc3 G2 P2 C2 C3 CLA_CARRY
Xcout G3 P3 C3 COUT CLA_CARRY
* Sum logic
Xsum0 A0 B0 CIN S0 CLA_SUM
Xsum1 A1 B1 C1 S1 CLA_SUM
Xsum2 A2 B2 C2 S2 CLA_SUM
Xsum3 A3 B3 C3 S3 CLA_SUM
.ends
******
*** 5-bit Carry Look-Ahead Adder ***
.subckt ADDER5 CIN A0 A1 A2 A3 A4 B0 B1 B2 B3 B4 S0 S1 S2 S3 S4 COUT
* Generate (G) and Propagate (P) logic
Xg0 A0 B0 G0 AND2
Xp0 A0 B0 P0 X0R2
Xg1 A1 B1 G1 AND2
Xp1 A1 B1 P1 X0R2
Xg2 A2 B2 G2 AND2
Xp2 A2 B2 P2 X0R2
Xg3 A3 B3 G3 AND2
Xp3 A3 B3 P3 X0R2
Xg4 A4 B4 G4 AND2
Xp4 A4 B4 P4 X0R2
* Carry calculation
Xc1 G0 P0 CIN C1 CLA_CARRY
Xc2 G1 P1 C1 C2 CLA_CARRY
Xc3 G2 P2 C2 C3 CLA_CARRY
Xc4 G3 P3 C3 C4 CLA_CARRY
```

Xcout G4 P4 C4 COUT CLA\_CARRY

```
Xsum1 A1 B1 C1 S1 CLA_SUM
Xsum2 A2 B2 C2 S2 CLA_SUM
Xsum3 A3 B3 C3 S3 CLA_SUM
Xsum4 A4 B4 C4 S4 CLA_SUM
.ends
*** CLA_CARRY ***
.subckt CLA_CARRY G P CIN COUT
Xand1 P CIN N1 AND2
Xor1 G N1 COUT OR2
.ends
*** CLA_SUM ***
.subckt CLA_SUM A B CIN S
Xxor1 A B N1 XOR2
Xxor2 N1 CIN S XOR2
.ends
*** 6-bit Adder ***
*******
.subckt ADDER6 CIN A0 A1 A2 A3 A4 A5 B0 B1 B2 B3 B4 B5 S0 S1 S2 S3 S4 S5 COUT
* Generate (G) and Propagate (P) logic
Xg0 A0 B0 G0 AND2
Xp0 A0 B0 P0 X0R2
Xg1 A1 B1 G1 AND2
Xp1 A1 B1 P1 X0R2
Xg2 A2 B2 G2 AND2
Xp2 A2 B2 P2 XOR2
Xg3 A3 B3 G3 AND2
Xp3 A3 B3 P3 X0R2
Xg4 A4 B4 G4 AND2
Xp4 A4 B4 P4 X0R2
Xg5 A5 B5 G5 AND2
Xp5 A5 B5 P5 X0R2
* Carry calculation
Xc1 G0 P0 CIN C1 CLA_CARRY
Xc2 G1 P1 C1 C2 CLA_CARRY
Xc3 G2 P2 C2 C3 CLA_CARRY
Xc4 G3 P3 C3 C4 CLA_CARRY
Xc5 G4 P4 C4 C5 CLA_CARRY
Xcout G5 P5 C5 COUT CLA_CARRY
* Sum logic
Xsum0 A0 B0 CIN S0 CLA_SUM
Xsum1 A1 B1 C1 S1 CLA_SUM
```

\* Sum logic

Xsum0 A0 B0 CIN S0 CLA\_SUM

Xsum2 A2 B2 C2 S2 CLA\_SUM

```
Xsum4 A4 B4 C4 S4 CLA_SUM
Xsum5 A5 B5 C5 S5 CLA_SUM
.ends
*** 7-bit Adder ***
.subckt ADDER7 CIN A0 A1 A2 A3 A4 A5 A6 B0 B1 B2 B3 B4 B5 B6 S0 S1 S2 S3 S4 S5 S6
* Generate (G) and Propagate (P) logic
Xg0 A0 B0 G0 AND2
Xp0 A0 B0 P0 X0R2
Xg1 A1 B1 G1 AND2
Xp1 A1 B1 P1 X0R2
Xg2 A2 B2 G2 AND2
Xp2 A2 B2 P2 XOR2
Xq3 A3 B3 G3 AND2
Xp3 A3 B3 P3 X0R2
Xg4 A4 B4 G4 AND2
Xp4 A4 B4 P4 X0R2
Xg5 A5 B5 G5 AND2
Xp5 A5 B5 P5 X0R2
Xg6 A6 B6 G6 AND2
Xp6 A6 B6 P6 X0R2
* Carry calculation
Xc1 G0 P0 CIN C1 CLA_CARRY
Xc2 G1 P1 C1 C2 CLA_CARRY
Xc3 G2 P2 C2 C3 CLA_CARRY
Xc4 G3 P3 C3 C4 CLA_CARRY
Xc5 G4 P4 C4 C5 CLA_CARRY
Xc6 G5 P5 C5 C6 CLA_CARRY
Xcout G6 P6 C6 COUT CLA_CARRY
* Sum logic
Xsum0 A0 B0 CIN S0 CLA_SUM
Xsum1 A1 B1 C1 S1 CLA_SUM
Xsum2 A2 B2 C2 S2 CLA_SUM
Xsum3 A3 B3 C3 S3 CLA_SUM
Xsum4 A4 B4 C4 S4 CLA_SUM
Xsum5 A5 B5 C5 S5 CLA_SUM
Xsum6 A6 B6 C6 S6 CLA_SUM
.ends
*** 8-bit Adder ***
.subckt ADDER8 CIN A0 A1 A2 A3 A4 A5 A6 A7 B0 B1 B2 B3 B4 B5 B6 B7 S0 S1 S2 S3 S4
* Generate (G) and Propagate (P) logic
Xg0 A0 B0 G0 AND2
Xp0 A0 B0 P0 XOR2
Xg1 A1 B1 G1 AND2
```

Xsum3 A3 B3 C3 S3 CLA\_SUM

```
Xp2 A2 B2 P2 X0R2
Xq3 A3 B3 G3 AND2
Xp3 A3 B3 P3 X0R2
Xg4 A4 B4 G4 AND2
Xp4 A4 B4 P4 X0R2
Xq5 A5 B5 G5 AND2
Xp5 A5 B5 P5 X0R2
Xg6 A6 B6 G6 AND2
Xp6 A6 B6 P6 X0R2
Xg7 A7 B7 G7 AND2
Xp7 A7 B7 P7 X0R2
* Carry calculation
Xc1 G0 P0 CIN C1 CLA_CARRY
Xc2 G1 P1 C1 C2 CLA_CARRY
Xc3 G2 P2 C2 C3 CLA_CARRY
Xc4 G3 P3 C3 C4 CLA_CARRY
Xc5 G4 P4 C4 C5 CLA_CARRY
Xc6 G5 P5 C5 C6 CLA_CARRY
Xc7 G6 P6 C6 C7 CLA_CARRY
Xcout G7 P7 C7 COUT CLA_CARRY
* Sum logic
Xsum0 A0 B0 CIN S0 CLA_SUM
Xsum1 A1 B1 C1 S1 CLA_SUM
Xsum2 A2 B2 C2 S2 CLA_SUM
Xsum3 A3 B3 C3 S3 CLA_SUM
Xsum4 A4 B4 C4 S4 CLA_SUM
Xsum5 A5 B5 C5 S5 CLA_SUM
Xsum6 A6 B6 C6 S6 CLA_SUM
Xsum7 A7 B7 C7 S7 CLA_SUM
.ends
*** 9-bit Carry Look-Ahead Adder ***
.subckt ADDER9 CIN A0 A1 A2 A3 A4 A5 A6 A7 A8 B0 B1 B2 B3 B4 B5 B6 B7 B8 S0 S1 S2
* Generate (G) and Propagate (P) logic
Xg0 A0 B0 G0 AND2
Xp0 A0 B0 P0 X0R2
Xg1 A1 B1 G1 AND2
Xp1 A1 B1 P1 X0R2
Xg2 A2 B2 G2 AND2
Xp2 A2 B2 P2 X0R2
Xg3 A3 B3 G3 AND2
Xp3 A3 B3 P3 X0R2
Xg4 A4 B4 G4 AND2
Xp4 A4 B4 P4 X0R2
Xq5 A5 B5 G5 AND2
Xp5 A5 B5 P5 X0R2
Xg6 A6 B6 G6 AND2
Xp6 A6 B6 P6 X0R2
```

Xp1 A1 B1 P1 XOR2 Xg2 A2 B2 G2 AND2

```
Xp7 A7 B7 P7 X0R2
Xg8 A8 B8 G8 AND2
Xp8 A8 B8 P8 X0R2
* Carry calculation
Xc1 G0 P0 CIN C1 CLA_CARRY
Xc2 G1 P1 C1 C2 CLA_CARRY
Xc3 G2 P2 C2 C3 CLA_CARRY
Xc4 G3 P3 C3 C4 CLA_CARRY
Xc5 G4 P4 C4 C5 CLA_CARRY
Xc6 G5 P5 C5 C6 CLA_CARRY
Xc7 G6 P6 C6 C7 CLA_CARRY
Xc8 G7 P7 C7 C8 CLA_CARRY
Xcout G8 P8 C8 COUT CLA_CARRY
* Sum logic
Xsum0 A0 B0 CIN S0 CLA_SUM
Xsum1 A1 B1 C1 S1 CLA_SUM
Xsum2 A2 B2 C2 S2 CLA_SUM
Xsum3 A3 B3 C3 S3 CLA_SUM
Xsum4 A4 B4 C4 S4 CLA_SUM
Xsum5 A5 B5 C5 S5 CLA_SUM
Xsum6 A6 B6 C6 S6 CLA_SUM
Xsum7 A7 B7 C7 S7 CLA_SUM
Xsum8 A8 B8 C8 S8 CLA_SUM
.ends
*** 12-bit Carry Look-Ahead Adder ***
.subckt ADDER12 CIN A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 B0 B1 B2 B3 B4 B5 B6 B7
* Generate (G) and Propagate (P) logic
Xg0 A0 B0 G0 AND2
Xp0 A0 B0 P0 X0R2
Xg1 A1 B1 G1 AND2
Xp1 A1 B1 P1 X0R2
Xg2 A2 B2 G2 AND2
Xp2 A2 B2 P2 X0R2
Xg3 A3 B3 G3 AND2
Xp3 A3 B3 P3 X0R2
Xg4 A4 B4 G4 AND2
Xp4 A4 B4 P4 X0R2
Xg5 A5 B5 G5 AND2
Xp5 A5 B5 P5 X0R2
Xg6 A6 B6 G6 AND2
Xp6 A6 B6 P6 X0R2
Xg7 A7 B7 G7 AND2
Xp7 A7 B7 P7 X0R2
Xg8 A8 B8 G8 AND2
Xp8 A8 B8 P8 X0R2
Xg9 A9 B9 G9 AND2
Xp9 A9 B9 P9 XOR2
Xg10 A10 B10 G10 AND2
```

Xg7 A7 B7 G7 AND2

Xp10 A10 B10 P10 XOR2
Xg11 A11 B11 G11 AND2
Xp11 A11 B11 P11 XOR2

#### \* Carry calculation

Xc1 G0 P0 CIN C1 CLA\_CARRY
Xc2 G1 P1 C1 C2 CLA\_CARRY
Xc3 G2 P2 C2 C3 CLA\_CARRY
Xc4 G3 P3 C3 C4 CLA\_CARRY
Xc5 G4 P4 C4 C5 CLA\_CARRY
Xc6 G5 P5 C5 C6 CLA\_CARRY
Xc7 G6 P6 C6 C7 CLA\_CARRY
Xc8 G7 P7 C7 C8 CLA\_CARRY
Xc9 G8 P8 C8 C9 CLA\_CARRY
Xc10 G9 P9 C9 C10 CLA\_CARRY
Xc11 G10 P10 C10 C11 CLA\_CARRY
Xcout G11 P11 C11 COUT CLA\_CARRY

#### \* Sum logic

Xsum0 A0 B0 CIN S0 CLA\_SUM
Xsum1 A1 B1 C1 S1 CLA\_SUM
Xsum2 A2 B2 C2 S2 CLA\_SUM
Xsum3 A3 B3 C3 S3 CLA\_SUM
Xsum4 A4 B4 C4 S4 CLA\_SUM
Xsum5 A5 B5 C5 S5 CLA\_SUM
Xsum6 A6 B6 C6 S6 CLA\_SUM
Xsum7 A7 B7 C7 S7 CLA\_SUM
Xsum8 A8 B8 C8 S8 CLA\_SUM
Xsum9 A9 B9 C9 S9 CLA\_SUM
Xsum10 A10 B10 C10 S10 CLA\_SUM
Xsum11 A11 B11 C11 S11 CLA\_SUM

.ends

I have implemented carry look-ahead adders for many different bit scenarios, most of them are for bonus.

#### Adder trees

.subckt ADDER\_TREE4 CIN I10 I11 I12 I13 I20 I21 I22 I23 I30 I31 I32 I33 I40 I41 I
Xadder41 CIN I10 I11 I12 I13 I20 I21 I22 I23 TP10 TP11 TP12 TP13 TP14 ADDER4
Xadder42 CIN I30 I31 I32 I33 I40 I41 I42 I43 TP20 TP21 TP22 TP23 TP24 ADDER4
Xadder5 CIN TP10 TP11 TP12 TP13 TP14 TP20 TP21 TP22 TP23 TP24 S0 S1 S2 S3 S4 S5 / ends

```
*** 32 of 4 bit Adder Tree ***
```

.subckt ADDER\_TREE32 CIN I10 I11 I12 I13 I20 I21 I22 I23 I30 I31 I32 I33 I40 I41 Xadder41 CIN I10 I11 I12 I13 I20 I21 I22 I23 TP10\_1 TP11\_1 TP12\_1 TP13\_1 TP14\_1 / Xadder42 CIN I30 I31 I32 I33 I40 I41 I42 I43 TP20\_1 TP21\_1 TP22\_1 TP23\_1 TP24\_1 / Xadder43 CIN I50 I51 I52 I53 I60 I61 I62 I63 TP30\_1 TP31\_1 TP32\_1 TP33\_1 TP34\_1 / Xadder44 CIN 170 171 172 173 180 181 182 183 TP40\_1 TP41\_1 TP42\_1 TP43\_1 TP44\_1 / Xadder45 CIN 190 I91 I92 I93 I100 I101 I102 I103 TP50\_1 TP51\_1 TP52\_1 TP53\_1 TP54 Xadder46 CIN I110 I111 I112 I113 I120 I121 I122 I123 TP60\_1 TP61\_1 TP62\_1 TP63\_1 Xadder47 CIN I130 I131 I132 I133 I140 I141 I142 I143 TP70\_1 TP71\_1 TP72\_1 TP73\_1 Xadder48 CIN I150 I151 I152 I153 I160 I161 I162 I163 TP80\_1 TP81\_1 TP82\_1 TP83\_1 Xadder49 CIN I170 I171 I172 I173 I180 I181 I182 I183 TP90\_1 TP91\_1 TP92\_1 TP93\_1 Xadder410 CIN I190 I191 I192 I193 I200 I201 I202 I203 TP100\_1 TP101\_1 TP102\_1 TP1 Xadder411 CIN I210 I211 I212 I213 I220 I221 I222 I223 TP110\_1 TP111\_1 TP112\_1 TP1 Xadder412 CIN I230 I231 I232 I233 I240 I241 I242 I243 TP120\_1 TP121\_1 TP122\_1 TP1 Xadder413 CIN I250 I251 I252 I253 I260 I261 I262 I263 TP130\_1 TP131\_1 TP132\_1 TP1 Xadder414 CIN I270 I271 I272 I273 I280 I281 I282 I283 TP140\_1 TP141\_1 TP142\_1 TP1 Xadder415 CIN I290 I291 I292 I293 I300 I301 I302 I303 TP150\_1 TP151\_1 TP152\_1 TP1 Xadder416 CIN I310 I311 I312 I313 I320 I321 I322 I323 TP160\_1 TP161\_1 TP162\_1 TP1 Xadder51 CIN TP10\_1 TP11\_1 TP12\_1 TP13\_1 TP14\_1 TP20\_1 TP21\_1 TP22\_1 TP23\_1 TP24\_ Xadder52 CIN TP30 1 TP31 1 TP32 1 TP33 1 TP34 1 TP40 1 TP41 1 TP42 1 TP43 1 TP44 Xadder53 CIN TP50\_1 TP51\_1 TP52\_1 TP53\_1 TP54\_1 TP60\_1 TP61\_1 TP62\_1 TP63\_1 TP64\_ Xadder54 CIN TP70\_1 TP71\_1 TP72\_1 TP73\_1 TP74\_1 TP80\_1 TP81\_1 TP82\_1 TP83\_1 TP84\_ Xadder55 CIN TP90 1 TP91 1 TP92 1 TP93 1 TP94 1 TP100 1 TP101 1 TP102 1 TP103 1 Xadder56 CIN TP110\_1 TP111\_1 TP112\_1 TP113\_1 TP114\_1 TP120\_1 TP121\_1 TP122\_1 TP12 Xadder57 CIN TP130\_1 TP131\_1 TP132\_1 TP133\_1 TP134\_1 TP140\_1 TP141\_1 TP142\_1 TP14 Xadder58 CIN TP150 1 TP151 1 TP152 1 TP153 1 TP154 1 TP160 1 TP161 1 TP162 1 TP16 Xadder61 CIN TP10\_2 TP11\_2 TP12\_2 TP13\_2 TP14\_2 TP15\_2 TP20\_2 TP21\_2 TP22\_2 TP23\_ Xadder62 CIN TP30\_2 TP31\_2 TP32\_2 TP33\_2 TP34\_2 TP35\_2 TP40\_2 TP41\_2 TP42\_2 TP43\_ Xadder63 CIN TP50\_2 TP51\_2 TP52\_2 TP53\_2 TP54\_2 TP55\_2 TP60\_2 TP61\_2 TP62\_2 TP63\_ Xadder64 CIN TP70\_2 TP71\_2 TP72\_2 TP73\_2 TP74\_2 TP75\_2 TP80\_2 TP81\_2 TP82\_2 TP83\_ Xadder71 CIN TP10\_3 TP11\_3 TP12\_3 TP13\_3 TP14\_3 TP15\_3 TP16\_3 TP20\_3 TP21\_3 TP22\_ Xadder72 CIN TP30\_3 TP31\_3 TP32\_3 TP33\_3 TP34\_3 TP35\_3 TP36\_3 TP40\_3 TP41\_3 TP42\_ Xadder81 CIN TP10\_4 TP11\_4 TP12\_4 TP13\_4 TP14\_4 TP15\_4 TP16\_4 TP17\_4 TP20\_4 TP21\_ .ends

The adder trees for both final and bonus part, resulting 6 bits and 9 bits respectively.

#### **Compute Cell**

```
*** Compute Cell ***
.subckt COMPUTE I1 I2 I3 I4 W10 W11 W12 W13 W20 W21 W22 W23 W30 W31 W32 W33 W40 V
Xmul41 W10 W11 W12 W13 I1 010 011 012 013 MUL4
Xmul42 W20 W21 W22 W23 I2 020 021 022 023 MUL4
Xmul43 W30 W31 W32 W33 I3 030 031 032 033 MUL4
Xmul44 W40 W41 W42 W43 I4 040 041 042 043 MUL4
Xadder_tree1 GND 010 011 012 013 020 021 022 023 030 031 032 033 040 041 042 043
.ends
*** Compute Cell 32 * 4 bit***
.subckt COMPUTE I1 I2 I3 I4 I5 I6 I7 I8 I9 I10 I11 I12 I13 I14 I15 I16 I17 I18 I1
Xmul41 W10 W11 W12 W13 I1 010 011 012 013 MUL4
Xmul42 W20 W21 W22 W23 I2 O20 O21 O22 O23 MUL4
Xmul43 W30 W31 W32 W33 I3 030 031 032 033 MUL4
Xmul44 W40 W41 W42 W43 I4 040 041 042 043 MUL4
Xmul45 W50 W51 W52 W53 I5 O50 O51 O52 O53 MUL4
Xmul46 W60 W61 W62 W63 I6 060 061 062 063 MUL4
Xmul47 W70 W71 W72 W73 I7 070 071 072 073 MUL4
Xmul48 W80 W81 W82 W83 I8 080 081 082 083 MUL4
Xmul49 W90 W91 W92 W93 I9 090 091 092 093 MUL4
Xmul410 W100 W101 W102 W103 I10 0100 0101 0102 0103 MUL4
Xmul411 W110 W111 W112 W113 I11 0110 0111 0112 0113 MUL4
Xmul412 W120 W121 W122 W123 I12 0120 0121 0122 0123 MUL4
Xmul413 W130 W131 W132 W133 I13 0130 0131 0132 0133 MUL4
Xmul414 W140 W141 W142 W143 I14 0140 0141 0142 0143 MUL4
Xmul415 W150 W151 W152 W153 I15 O150 O151 O152 O153 MUL4
Xmul416 W160 W161 W162 W163 I16 O160 O161 O162 O163 MUL4
Xmul417 W170 W171 W172 W173 I17 0170 0171 0172 0173 MUL4
Xmul418 W180 W181 W182 W183 I18 0180 0181 0182 0183 MUL4
Xmul419 W190 W191 W192 W193 I19 O190 O191 O192 O193 MUL4
Xmul420 W200 W201 W202 W203 I20 O200 O201 O202 O203 MUL4
Xmul421 W210 W211 W212 W213 I21 0210 0211 0212 0213 MUL4
Xmul422 W220 W221 W222 W223 I22 0220 0221 0222 0223 MUL4
Xmul423 W230 W231 W232 W233 I23 0230 0231 0232 0233 MUL4
Xmul424 W240 W241 W242 W243 I24 0240 0241 0242 0243 MUL4
Xmul425 W250 W251 W252 W253 I25 O250 O251 O252 O253 MUL4
Xmul426 W260 W261 W262 W263 I26 0260 0261 0262 0263 MUL4
Xmul427 W270 W271 W272 W273 I27 0270 0271 0272 0273 MUL4
Xmul428 W280 W281 W282 W283 I28 O280 O281 O282 O283 MUL4
Xmul429 W290 W291 W292 W293 I29 0290 0291 0292 0293 MUL4
Xmul430 W300 W301 W302 W303 I30 O300 O301 O302 O303 MUL4
Xmul431 W310 W311 W312 W313 I31 0310 0311 0312 0313 MUL4
Xmul432 W320 W321 W322 W323 I32 O320 O321 O322 O323 MUL4
Xadder_1 GND 010 011 012 013 020 021 022 023 030 031 032 033 040 041 042 043 050
.ends
```

•

#### **Memories**

```
*** D latch ***
.subckt DLATCH D ENB Q Q_INV
Xinv D D_INV INV
Xnand21 D ENB N1 NAND2
Xnand22 D_INV ENB N2 NAND2
Xnand23 N1 Q_INV Q NAND2
Xnand24 N2 Q Q_INV NAND2
.ends
*** D flip-flop ***
.subckt DFF D CLK RST Q Q_INV
Xinv1 CLK CLK_INV INV
Mn1 N1 CLK_INV D GND n_18 l=0.18u w=0.36u
Xnand1 N1 RST N2 NAND2
Xinv2 N2 N3 INV
Mn2 N1 CLK N3 GND n_18 l=0.18u w=0.36u
Mn3 N4 CLK N2 GND n_18 l=0.18u w=0.36u
Xinv3 N4 Q INV
Xnand2 Q RST Q_INV NAND2
Mn4 N4 CLK_INV Q_INV GND n_18 l=0.18u w=0.36u
.ends
*** 10-bit Register ***
*******
.subckt REG10 I0 I1 I2 I3 I4 I5 I6 I7 I8 I9 CLK ENB 00 01 02 03 04 05 06 07 08 09
Xdff1 I0 CLK ENB 00 00 INV DFF
Xdff2 I1 CLK ENB 01 01_INV DFF
Xdff3 I2 CLK ENB 02 02_INV DFF
Xdff4 I3 CLK ENB 03 03 INV DFF
Xdff5 I4 CLK ENB 04 04_INV DFF
Xdff6 I5 CLK ENB 05 05_INV DFF
Xdff7 I6 CLK ENB 06 06_INV DFF
Xdff8 I7 CLK ENB 07 07_INV DFF
Xdff9 I8 CLK ENB 08 08_INV DFF
Xdff10 I9 CLK ENB 09 09_INV DFF
.ends
*** 13-bit Register ***
.subckt REG13 IO I1 I2 I3 I4 I5 I6 I7 I8 I9 I10 I11 I12 CLK ENB 00 01 02 03 04 0
Xdff1 I0 CLK ENB 00 00_INV DFF
Xdff2 I1 CLK ENB 01 01_INV DFF
Xdff3 I2 CLK ENB 02 02_INV DFF
Xdff4 I3 CLK ENB 03 03_INV DFF
Xdff5 I4 CLK ENB 04 04_INV DFF
Xdff6 I5 CLK ENB 05 05_INV DFF
Xdff7 I6 CLK ENB 06 06_INV DFF
Xdff8 I7 CLK ENB 07 07_INV DFF
Xdff9 I8 CLK ENB 08 08_INV DFF
```

```
Xdff10 I9 CLK ENB 09 09_INV DFF
Xdff11 I10 CLK ENB 010 010_INV DFF
Xdff12 I11 CLK ENB 011 011_INV DFF
Xdff13 I12 CLK ENB 012 012_INV DFF
.ends
```

I chose D-Latch and D-Flip-Flop as my basic memory cells.

#### **Input Controller**

```
*** input controller ***
.subckt CON_IN I1 I2 I3 I4 CLK ENB ii1 ii2 ii3 ii4
*** Your code ***
Xinv CLK CLK_INV INV
Xand1 I1 ENB N1 AND2
Xand2 I2 ENB N2 AND2
Xand3 I3 ENB N3 AND2
Xand4 I4 ENB N4 AND2
Xdlatch1_master N1 CLK Y1 Y1_INV DLATCH
Xdlatch1_slave Y1 CLK_INV ii1 ii1_INV DLATCH
Xdlatch2_master N2 CLK Y2 Y2_INV DLATCH
Xdlatch2_slave Y2 CLK_INV ii2 ii2_INV DLATCH
Xdlatch3_master N3 CLK Y3 Y3_INV DLATCH
Xdlatch3_slave Y3 CLK_INV ii3 ii3_INV DLATCH
Xdlatch4_master N4 CLK Y4 Y4_INV DLATCH
Xdlatch4_slave Y4 CLK_INV ii4 ii4_INV DLATCH
.ends
```

Stall the Input for one clock(with enable).

#### **Output Controller**

Implement the shift-and-add part.

```
*** DCIM block ***

*****************
.subckt DCIM I1 I2 I3 I4 IN_VAL CLK RST 010 011 012 013 014 015 016 017 018 019 (

** Your code **

Xcontrol_in I1 I2 I3 I4 CLK IN_VAL ii1 ii2 ii3 ii4 CON_IN

Xcim1 ii1 ii2 ii3 ii4 W110 W111 W112 W113 W120 W121 W122 W123 W130 W131 W132 W13;

Xcim2 ii1 ii2 ii3 ii4 W210 W211 W212 W213 W220 W221 W222 W223 W230 W231 W232 W23;

Xcontrol_out1 S10 S11 S12 S13 S14 S15 GND GND GND GND CLK RST 010 011 012 013 014

Xcontrol_out2 S20 S21 S22 S23 S24 S25 GND GND GND GND CLK RST 020 021 022 023 024

Xdff1 IN_VAL_CLK RST IN_VAL_T_1 IN_VAL_T_1_INV DFF

Xdff2 IN_VAL_T_1 CLK RST IN_VAL_T_2 IN_VAL_T_2_INV DFF

Xnor IN_VAL_T_1 IN_VAL_T_2_INV OUT_VAL NOR2
.ends
```

Add two flip-flops to handle the <code>OUT\_VAL</code> .

## The transistor level view of your CIM circuit and adder



## The bonus circuit if implemented

I have write more than 3000 line of code for bonus. First, before passing the ii to CIM, I have to add buffers to reduce the fan-out and load, it not, the delay and drop will be significant. And, I have to redesign all adder as carry look-ahead(and add adder from 6-bit to 12 bit). Last, of course, initialize the weights and expand the Input and Ouput(32 \* 16 now).



Here I take O9 as example, the weight should be 8, and I1 = I5 = I9 = I13 = I17 = I21 = I25 = I29 = 8, I2 =  $\dots$  = 2, I3 =  $\dots$  = 3, I4 =  $\dots$  = 7. In the waveform, we can see that O9 = 0010100000000 = 1280 for testcase.

```
Circuit Statistics
# nodes
                  426188 # elements
                                          167386
# resistors
                       0 # capacitors =
                                               0 # inductors
                                                                         0
# mutual inds =
                       0 # vccs
                                               0 # vcvs
                                                                         0
# cccs
                       0 # ccvs
                                               0 # volt srcs
                                                                        36
# curr srcs
                       0 # diodes
                                               0 # bjts
                                                                         0
# jfets
                       0 # mosfets
                                          167350 # U elements
                                                                         0
                                       =
# T elements
                       0 # W elements =
                                               0 # B elements
                                                                         0
              =
                       0 # P elements =
# S elements
                                               0 # va device
                                                                         0
                       0 # N elements =
                                               0
# vector srcs =
```

## Waveform of your simulation



### The delay and the power of the circuit

```
***** transient analysis tnom= 25.000 temp= 30.000 *****

td= 751.1333p targ= 4.0600n trig= 3.3089n

pwr= 1.6453m from= 0. to= 26.0000n
```

# The total number of transistors (NMOS and PMOS) you use in this program

```
*****
        Circuit Statistics
# nodes
                   6654 # elements
                                           2618
# resistors
                                                                        0
                      0 # capacitors =
                                               0 # inductors
                                                                        0
# mutual inds =
                      0 # vccs
                                               0 # vcvs
                                                                        8
# cccs
                      0 # ccvs
                                               0 # volt srcs
                                      =
                                                               =
# curr srcs
                      0 # diodes
                                               0 # bjts
                                                                        0
                                                               =
# jfets
                      0 # mosfets
                                           2610 # U elements
              =
                                                               =
                                                                        0
# T elements
                      0 # W elements =
                                               0 # B elements
              =
                                                               =
# S elements
                      0 # P elements =
                                               0 # va device
                                                               =
# vector srcs =
                      0 # N elements =
                                               0
```

## The hardness of this assignment and how you overcome it

I think the hardest part is comprehensing the whole structure, understanding the requirements. After fully realized it, the remaining part is just implementation, which can be easily followed up if you doing it step by step. The other hardest part(or the most troublesome) is drawing the diagram. I didin't really draw the diagram and transistors before my design, the hspice code just come naturally. So I have to draw it with pens after I finished my Project...

Plus, while designing bonus, it takes so much time for .lis and .tr0 to generate(the hspice -i... command), I don't know whether it's because the circuit is too big or there were too many people using the VLSI server at the same time.

And the delay problem is driving me crazy, I have to re-design lots of my basic gates and circuits, and even implement carry look-ahead adders(lots of adders) to avoid delay corrupting my output.

### Any suggestions about this programming assignment

I think it's fun, since I only need to write spice code. However, this project is quite like a logic design project HaHa.