

Final Exan

Vikram Padman

Final

### Final Exam

CS6133 - Computer Architecture I

Vikram Padman

Polytechnic Institute of New York University

vikram@poly.edu

# Digital Design Part 1 - 25 Points

Vikram Padman <sup>F</sup>inal

Part 1
Part 2
Part 3
Part 4
Part 5

- Consider the 4 x 4 multiplier described in Digital Design and Computer Architecture, chapter 5 section 5.2.6 and answer the following questions:
  - Redesign the multiplier such that it is synchronize to a 1Ghz clock source.
  - $\ \ \,$  Prove, by calculating the worse case combinatorial propagation delays, that your synchronize multiplier works reliably over  $0\,^{\circ}\mathrm{C}$  to  $100\,^{\circ}\mathrm{C}$  temperature range.
- Assume the following propagation delays:

| L.E.<br>Temp. | Gate        | ALU         |
|---------------|-------------|-------------|
| 100 °C        | 310ps ±10ps | 600ps ±10ps |
| 50 °C         | 260ps ±10ps | 500ps ±10ps |
| 0°C           | 210ps ±10ps | 400ps ±10ps |

## Simple CPU Part 2 - 25 Points

Final Exar

Vikram Padman

Part 1
Part 2
Part 3
Part 4
Part 5

Considering the MIPS\_SS\_v2 (Simple CPU) and its ISA for this part.

- How does the simple CPU handle illegal instructions? Describe, with details, what Simple CPU does when an undefined opcode and/or funct code is presented.
- Redesign Simple CPU's ALU to support the following instructions:
  - ble rx, ry, offset: pc += (rx < ry)? (offset + 4): 4
  - bge rx, ry, offset: pc += (rx > ry)? (offset + 4): 4

Note: You are only required to show modification to Simple CPU's ALU for question 2.



### Pipelined CPU Part 3 - 25 Points

Final Exa

Vikram Padman

Part 1
Part 2
Part 3
Part 4
Part 5

Considering the MIPS\_SS\_v2 and its ISA for this part.

- Assume the Simple CPU is pipelined, as described in lecture, what type of hazards would you encounter in Simple CPU. Remember you only have to consider instructions supported by Simple CPU.
- 2 Could a "NOP" inserter mitigate all hazards you listed above? Support your answer with details.



# Memory Part 4 - 25 Points

Final Exam

Vikram Padman

Final
Part 1
Part 2
Part 3
Part 4

### Consider the following code:

```
1| char *a, *b, *c;

2| <allocate 2^29 bytes of memory to a,b>

3| <allocate 2^12 bytes of memory to c>

4| for(i=0; i<=2^29; i++)

5| a[i] = b[i] + c[(i mod 2^12)]:
```

#### Assume the following cache requirements :

- DDR memory's smallest transfer size is 512 bits or 64 bytes.
- L2 cache is 16MB and is composed of 4096 4KB cache lines. A cache line is the smallest unit that could be transferred between DDR and L2 cache
- The memory subsystem is aligned to 4KB memory boundaries. Assume that memory allocation confirms to 4KB alignment.

#### Answer the following questions:

- Find an optimal cache architecture (direct, n-way associative or fully associative) that would yield the best performance with lowest implementation complexity.
- What type of replacement algorithm would yield the lowest miss rate?



## I/O Connectivity and Technology Part 5 - 25 Extra Points

Final Exar

Vikram Padmar

Final
Part 1
Part 2
Part 3
Part 4
Part 5

Consider Parallel BUS and Serial links described in I/O lecture for this part. State which I/O architecture (serial or parallel) is optimal for each of the following scenarios:

- Lots of random 32-bit word transfers between CPU and I/O peripherals
- 2 Large amount contiguous burst transfers occur between I/O peripherals and a few burst transfer between I/O peripherals and CPU
- Soth burst transfers and few 32-bit word transfers between CPU and I/O peripherals.

You should support your answers with sufficient details. <sup>1</sup>

¹Consider overhead associated with parallel and serial links ≥ > ≥ ✓ < ぐ