

# Agenda

- Quick updates on perf\_events
- Cache QoS
- Code heat maps
- Branch mispredictions



#### Perf\_events news

- PERF\_SAMPLE\_PHYS\_ADDR (v4.14)
  - Extract data physical address, useful for cache simulation
- Spectre-v1 (v4.17) protection
  - Code impact: eliminate array indexing in speculative code
- Intel Skylake uncore IIO PMU free running counters PMUs (v4.17)
  - PCle bandwidth, utilization, IIO clockticks
  - Ex:perf stat -a -I 1000 -e uncore\_iio\_free\_running\_0/bw\_in\_port0/
- PMU capabilities exported in sysfs (v4.14)

```
% grep . /sys/bus/event_source/devices/cpu/caps/*
    /sys/bus/event_source/devices/cpu/caps/branches:32
    /sys/bus/event_source/devices/cpu/caps/max_precise:3
    /sys/bus/event_source/devices/cpu/caps/pmu_name:skylake
```

- Event scheduling improvements
- Lots of bugs fixes

#### Cache QoS introduction

- Monitor cache and memory subsystem utilization per process
  - Track offenders
- Enforce cache and memory subsystem utilization restrictions per process
  - Isolate offenders
- Useful in shared runtime environments (Cloud, Web)
  - Machine is shared by workloads with different memory usage or SLO
- Hardware support introduced with Intel Haswell EP

### Cache QoS: cache occupancy

- Monitor cache usage (CMT) Intel Haswell EP
  - Track new cache line allocations (loads, rfo, hw/sw prefetch)
  - Supported in L3 (L2 on some processors)
  - Tag process with RMID
  - 4 RMID per core on Haswell, 8 on later processors
  - RMID saved/restored on context switch
- Cache partitioning (CAT) Intel Haswell EP
  - Enforce cache utilization restrictions
  - Can split Code vs. Data (CDP) on Broadwell EP and later
  - 4 CLOSID on Haswell, 16 on later processors (8 with CDP enabled)
  - Restriction enforced per way (not all combinations possible)
  - CLOSID saved/restored on context switch

## Cache QoS: memory bandwidth

- Monitor memory bandwidth usage (MBM) Intel Broadwell EP
  - Count cache lines read and written back from LLC
  - Count total vs. local socket traffic
  - Tag process with RMID
  - 8 RMID per core
  - RMID saved/restored on context switch
- Memory bandwidth allocations (MBA) Intel Skylake X
  - Restrict by percentage of total peak bandwidth per core
  - Tag process with CLOSID
  - o 8 CLOSID
  - CLOSID saved/restored on context switch
  - Control enforced per core (not per socket), both hyperthread impacted
  - Control applied between L2 -> L3 => L3 hits are also slowed down

#### Cache Qos: Linux support

- New interface introduced in Linux v4.9 (Intel contribution)
  - Using a new filesystem: resctrl
  - No cgroup, perf\_events, perf tool connections anymore
  - Old interface deprecated
- Retain principles of cgroup fs
  - A global default resource group (root of fs)
  - One subdir per resource group
  - Tasks are moved into resource groups with: echo tid > tasks
  - Monitoring data read via specific file entry
- Enforcement via a programmable text-based schemata

```
# cat schemata
L3:0=1ff;1=1ff
MB:0=100;1=100
```

## Cache QoS: example

Cache Monitoring: Read cache occupancy on socket0 for my\_grp:

```
$ mkdir /sys/fs/resctrl/my_grp
$ echo $$ >/sys/fs/resctrl/my_grp/tasks (move my shell into my_grp)
$ do_some_work
$ cat /sys/fs/resctrl/my grp/mon data/mon L3 00/llc occpuancy
```

Bandwidth Monitoring: Read local memory bandwidth (read/write)

```
$ mkdir /sys/fs/resctrl/my_grp
$ echo $$ >/sys/fs/resctrl/my_grp/tasks
$ do_some_work &
$ cat /sys/fs/resctrl/my grp/mon data/mon L3 00/mbm local bytes
```

#### RMID Limit for CMT

- RMID must be recycled
- Cannot reset a RMID, must wait for line evictions
- Kernel keeps list of RMID in limbo

## Cache QoS: Triad example on Broadwell EP

```
$ mkdir /sys/fs/resctrl/memtoy;echo $$ >/sys/fs/resctrl/memtoy/tasks
$ triad -i 0 -r 0 -l 3 & (streaming 3 buffers of 256 MiB each)
$ cd /sys/fs/resctrl/memtoy/mon data/mon L3 00/
$ cat llc occupancy
40260672 (40MB BDX L3 cache size)
$ cat mbm local bytes; sleep 1; cat mbm local bytes
1010472443904
                            (1023447851008-1010472443904)/(1000*1000)=12975 MB/S
1023447851008
$ perf guncore -M mem (uses CHA to compute local vs. remote traffic)
     Socket0
    Local Local Remote Remote
    Wr Rd Wr Rd|
  MB/s MB/s MB/s MB/s
   3198.76 9594.92 0.12 1.09 ◄
```

Google

#### PMU based code heat map

- Where is the hot code?
- Why?
  - Improve code layout = Minimize ITLB pressure
  - Use large code pages (2MB or larger)
  - Do not exceed L1 ITLB 2MB entries capacity
  - Demote useless 2MB pages (save physical memory)
- How?
  - Using PMU based sampling
  - o Intel: INST\_RETIRED: PREC\_DIST + PEBS or LBR
- Why INST\_RETIRED: PREC\_DIST (0x01c0)?
  - Introduced in Intel Sandy Bridge
  - HW assist to mitigate bias due to shadow of long latency instructions

# Code heat maps

| start               | size                                                                                                           | %smp                                                                                                                               |
|---------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 0x4099f0            | 8KB                                                                                                            | 0.10                                                                                                                               |
| 0x40c000            | 6MB                                                                                                            | 7.37                                                                                                                               |
| 0xa8fd20            | 300MB                                                                                                          | 2.37                                                                                                                               |
| 0x1373e510          | 3MB                                                                                                            | 84.14                                                                                                                              |
| 0x13a76ea0          | 10MB                                                                                                           | 0.00                                                                                                                               |
| 0x144ce580          | 8KB                                                                                                            | 1.89                                                                                                                               |
| 0x7f463171a000      | 1.76MB                                                                                                         | 1.3                                                                                                                                |
| 0x7f4631f3e000      | 1.02MB                                                                                                         | 1.40                                                                                                                               |
| 0xfffffffff81000000 |                                                                                                                | 1.38                                                                                                                               |
|                     |                                                                                                                | 0.03                                                                                                                               |
|                     |                                                                                                                | 99.99                                                                                                                              |
| ,                   |                                                                                                                |                                                                                                                                    |
|                     | 0x4099f0<br>0x40c000<br>0xa8fd20<br>0x1373e510<br>0x13a76ea0<br>0x144ce580<br>0x7f463171a000<br>0x7f4631f3e000 | 0x4099f0 8KB 0x40c000 6MB 0xa8fd20 300MB 0x1373e510 3MB 0x13a76ea0 10MB 0x144ce580 8KB 0x7f463171a000 1.76MB 0x7f4631f3e000 1.02MB |

Google

|          |                    |             |         |        |           | utilization   |         |      | utilization   |        |             |
|----------|--------------------|-------------|---------|--------|-----------|---------------|---------|------|---------------|--------|-------------|
|          | page address       | #TLB<br>2MB | Total % | Cum %  | Page size | pages<br>used | util    | left | lines<br>used | util   | Source      |
| ol       | 0x13800000         | 1           | 72.93%  | 72.93% | 2MB       | 471           | 91.99%  | 41   | 12952         | 39.53% | application |
| 0%       | 0x13a00000         | 2           | 6.87%   | 79.80% | 2MB       | 109           | 21.29%  | 403  | 2855          | 8.71%  | application |
| 7%       | 0x13600000         | 3           | 4.34%   | 84.14% | 2MB       | 160           | 31.25%  | 352  | 4298          | 13.12% | application |
| 7%       | 0x400000           | 4           | 3.55%   | 87.69% | 2MB       | 507           | 99.02%  | 5    | 15393         | 46.98% | application |
| 4%       | 0xa00000           | 5           | 2.04%   | 89.73% | 2MB       | 97            | 18.95%  | 415  | 336           | 1.03%  | application |
| 0%       | 0x14400000         | 6           | 1.89%   | 91.62% | 2MB       | 3             | 0.59%   | 509  | 36            | 0.11%  | application |
| 9%       | 0xa600000          | 7           | 1.61%   | 93.24% | 2MB       | 4             | 0.78%   | 508  | 49            | 0.15%  | application |
| 1%       | 0x600000           | 8           | 1.42%   | 94.66% | 2MB       | 491           | 95.90%  | 21   | 11983         | 36.57% | application |
| 0%       | 0xffffffff81000000 | 9           | 1.31%   | 95.97% | 2MB       | 373           | 72.85%  | 139  | 5785          | 17.65% | kernel      |
| 8%<br>3% | 0x7f4631745000     |             | 0.83%   | 96.80% | 4KB       | 1             | 100.00% | 0    | 10            | 15.63% | libc.so     |
| 9%       | 0x7f4631f52000     |             | 0.70%   | 97.50% | 4KB       | 1             | 100.00% | 0    | 31            | 48.44% | libm.so     |
|          | 0x12a00000         | 10          | 0.61%   | 98.11% | 2MB       | 16            | 3.13%   | 496  | 158           | 0.48%  | application |
|          | 0x800000           | 11          | 0.46%   | 98.57% | 2MB       | 323           | 63.09%  | 189  | 4273          | 13.04% | application |
|          | 0x7f4631f4e000     |             | 0.22%   | 98.78% | 4KB       | 1             | 100.00% | 0    | 6             | 9.38%  | libm.so     |
|          | 0x7f463173f000     |             | 0.15%   | 98.93% | 4KB       | 1             | 100.00% | 0    | 7             | 10.94% | libc.so     |
|          | 0x7f4631f9e000     |             | 0.10%   | 99.03% | 4KB       | 1             | 100.00% | 0    | 10            | 15.63% | libm.so     |

4KB Page

64B cacheline

### Code heat maps challenges

- Finding page sizes for a code address
  - Many different ways of getting huge pages for text (mremap, THP, tmpfs, ..)
  - Different impact on /proc/PID/maps
  - Difficulties for perf tool: must use heuristics
- /proc/PID/smaps
  - Shows if VMA is using large pages, but does not tell you the actual address range
- Need perf\_events support
  - Need new sample format (perf event attr.sample format)
  - o PERF SAMPLE CODE PGSZ: record code page size based on IP
  - PERF SAMPLE DATA PGSZ: record data page size based on DLA
  - Must extract information from TLB or vm subsystem, tricky in NMI context

#### Branch optimizations

- Minimize number of taken branches: FDO or autoFDO
  - Make the code as straight as possible
- Minimize branch misprediction
  - Minimize number of conditional branches
- Minimize branch misprediction cost
  - Mitigate penalty of misprediction
- Topdown branch cost
  - Front-End: Frontend Latency -> Branch Resteers = estimate cycles wasted to fetch correct path
  - Bad Speculation: wasted slots for uops not retiring or lost due to recovery from wrong path
- Large web workload impacted
  - Some large Google apps have 25% wasted uops

#### PMU support for branches

- Conditional mispredictions always on direction (taken vs. not taken)
  - Target is always known as IP-relative offset
- Need misprediction rate per branch
  - o BR MISP RETIRED. COND: does not tell taken vs. not taken
- Need rate of taken vs. non-taken per branch
  - Use PEBS + BR INST RETIRED.NOT TAKEN but missing BR INST RETIRED.COND TAKEN
  - Perf\_events PEBS issue: return either branch source or target, need both
- New sample format: PERF\_SAMPLE\_SKID\_IP (posted on LKML)
  - O With PEBS:
    - PERF SAMPLE IP: return source (precise>1) or target (precise = 1)
    - PERF SAMPLE SKID IP: return target
  - Without PEBS:
    - PERF\_SAMPLE\_SKID\_IP = PERF\_SAMPLE\_IP

#### PEBS and branches

- PEBS captures IP at retirement of sampled instruction
  - o PEBS.ip: next dynamic instruction
  - PEBS.eventing ip (Haswell and later): instruction causing event
- PEBS with perf\_events

Google

- o precise=1 => PEBS.ip
- o precise=2 or 3 => PEBS.eventing ip

# Branch mispredictions example

| Branch             | Retired    | (taken, no | on-taken, pred | licted, mispred | icted)      | Mispredicted Retired |           |            |             |         |          |
|--------------------|------------|------------|----------------|-----------------|-------------|----------------------|-----------|------------|-------------|---------|----------|
| Address =          | Backward = | Samples =  | Ret% =         | CumRet% =       | Non-Taken = | Taken =              | Samples = | Mispred% = | Non-Taken = | Taken = | Scale =  |
| 0x000000013951583  | 1          | 1799900    | 5.72%          | 5.72%           | 53.74%      | 46.26%               | 133532    | 6.77%      | 49.60%      | 50.40%  | 2.40E+11 |
| 0x000000001395115f | 0          | 399392     | 1.27%          | 6.99%           | 37.18%      | 62.82%               | 75064     | 3.81%      | 56.04%      | 43.96%  | 3.00E+10 |
| 0x0000000013951317 | 0          | 315453     | 1.00%          | 7.99%           | 82.33%      | 17.67%               | 64224     | 3.26%      | 40.48%      | 59.52%  | 2.00E+10 |
| 0x000000013951107  | 0          | 1095072    | 3.48%          | 11.47%          | 81.61%      | 18.39%               | 14072     | 0.71%      | 41.98%      | 58.02%  | 1.50E+10 |
| 0x0000000013951327 | 0          | 256250     | 0.81%          | 12.29%          | 68.20%      | 31.80%               | 40812     | 2.07%      | 33.57%      | 66.43%  | 1.00E+10 |
| 0x000000013951292  | 0          | 204519     | 0.65%          | 12.94%          | 69.04%      | 30.96%               | 42584     | 2.16%      | 37.95%      | 62.05%  | 8.70E+09 |
| 0x00000000138621d1 | 1          | 221428     | 0.70%          | 13.64%          | 82.42%      | 17.58%               | 34357     | 1.74%      | 38.43%      | 61.57%  | 7.60E+09 |
| 0x000000001395116f | 0          | 213412     | 0.68%          | 14.32%          | 49.96%      | 50.04%               | 33783     | 1.71%      | 43.26%      | 56.74%  | 7.20E+09 |
| 0x00000001395153f  | 0          | 301982     | 0.96%          | 15.28%          | 91.91%      | 8.09%                | 19074     | 0.97%      | 26.75%      | 73.25%  | 5.80E+09 |

#### References

- Cache QoS
  - o Intel SDM Vol 3b, Chapter 17.19 Intel Resource Director Technology
  - O CAT at Scale: Deploying Cache Isolation in a Mixed Workload Environment Rohit Jnagal & David Lo, Google
  - o <u>Heracles: Improving Resource Efficiency at Scale</u>