

# 1. Description

# 1.1. Project

| Project Name    | W5500_UDP_F4      |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 6.0.1 |
| Date            | 10/10/2020        |

# 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407ZGTx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 1.3. Core(s) information

| Core(s) | Arm Cortex-M4 |  |
|---------|---------------|--|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP144 | Pin Name<br>(function after | Pin Type | Alternate<br>Function(s) | Label     |
|-----------------------|-----------------------------|----------|--------------------------|-----------|
|                       | reset)                      |          | · /                      |           |
| 2                     | PE3 *                       | I/O      | GPIO_Output              | LED0      |
| 3                     | PE4 *                       | I/O      | GPIO_Output              | LED1      |
| 6                     | VBAT                        | Power    | ·                        |           |
| 16                    | VSS                         | Power    |                          |           |
| 17                    | VDD                         | Power    |                          |           |
| 23                    | PH0-OSC_IN                  | I/O      | RCC_OSC_IN               |           |
| 24                    | PH1-OSC_OUT                 | I/O      | RCC_OSC_OUT              |           |
| 25                    | NRST                        | Reset    |                          |           |
| 30                    | VDD                         | Power    |                          |           |
| 31                    | VSSA                        | Power    |                          |           |
| 32                    | VREF+                       | Power    |                          |           |
| 33                    | VDDA                        | Power    |                          |           |
| 38                    | VSS                         | Power    |                          |           |
| 39                    | VDD                         | Power    |                          |           |
| 40                    | PA4 *                       | I/O      | GPIO_Output              | W5500_SCS |
| 41                    | PA5                         | I/O      | SPI1_SCK                 |           |
| 42                    | PA6                         | I/O      | SPI1_MISO                |           |
| 43                    | PA7                         | I/O      | SPI1_MOSI                |           |
| 44                    | PC4                         | I/O      | GPIO_EXTI4               | W5500_INT |
| 45                    | PC5 *                       | I/O      | GPIO_Output              | W5500_RST |
| 50                    | PF12 *                      | I/O      | GPIO_Input               |           |
| 51                    | VSS                         | Power    |                          |           |
| 52                    | VDD                         | Power    |                          |           |
| 61                    | VSS                         | Power    |                          |           |
| 62                    | VDD                         | Power    |                          |           |
| 69                    | PB10                        | I/O      | USART3_TX                |           |
| 70                    | PB11                        | I/O      | USART3_RX                |           |
| 71                    | VCAP_1                      | Power    |                          |           |
| 72                    | VDD                         | Power    |                          |           |
| 83                    | VSS                         | Power    |                          |           |
| 84                    | VDD                         | Power    |                          |           |
| 91                    | PG6 *                       | I/O      | GPIO_Output              | RE_485    |
| 94                    | VSS                         | Power    |                          |           |
| 95                    | VDD                         | Power    |                          |           |
| 96                    | PC6                         | I/O      | USART6_TX                |           |
| 97                    | PC7                         | I/O      | USART6_RX                |           |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 101                   | PA9                                   | I/O      | USART1_TX                |       |
| 102                   | PA10                                  | I/O      | USART1_RX                |       |
| 105                   | PA13                                  | I/O      | SYS_JTMS-SWDIO           |       |
| 106                   | VCAP_2                                | Power    |                          |       |
| 107                   | VSS                                   | Power    |                          |       |
| 108                   | VDD                                   | Power    |                          |       |
| 109                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           |       |
| 113                   | PC12                                  | I/O      | UART5_TX                 |       |
| 116                   | PD2                                   | I/O      | UART5_RX                 |       |
| 120                   | VSS                                   | Power    |                          |       |
| 121                   | VDD                                   | Power    |                          |       |
| 124                   | PG9 *                                 | I/O      | GPIO_Output              | LED2  |
| 130                   | VSS                                   | Power    |                          |       |
| 131                   | VDD                                   | Power    |                          |       |
| 138                   | BOOT0                                 | Boot     |                          |       |
| 143                   | PDR_ON                                | Reset    |                          |       |
| 144                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



# 5. Software Project

# 5.1. Project Settings

| Name                              | Value                                      |
|-----------------------------------|--------------------------------------------|
| Project Name                      | W5500_UDP_F4                               |
| Project Folder                    | C:\Users\Jia\Desktop\W5500-F4-UDP-freeRTOS |
| Toolchain / IDE                   | MDK-ARM V5                                 |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.25.1                    |
| Application Structure             | Basic                                      |
| Generate Under Root               | No                                         |
| Do not generate the main()        | No                                         |
| Minimum Heap Size                 | 0x2000                                     |
| Minimum Stack Size                | 0x1000                                     |

# 5.2. Code Generation Settings

| Name                                                            | Value                                 |
|-----------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                    | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files   | Yes                                   |
| Backup previously generated files when re-generating            | No                                    |
| Keep User Code when re-generating                               | Yes                                   |
| Delete previously generated files when not re-generated         | Yes                                   |
| Set all free pins as analog (to optimize the power consumption) | No                                    |
| Enable Full Assert                                              | No                                    |

## 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | IP Instance Name |
|------|---------------------|------------------|
| 1    | MX_GPIO_Init        | GPIO             |
| 2    | MX_DMA_Init         | DMA              |
| 3    | SystemClock_Config  | RCC              |
| 4    | MX_UART5_Init       | UART5            |
| 5    | MX_USART6_UART_Init | USART6           |
| 6    | MX_USART1_UART_Init | USART1           |
| 7    | MX_USART3_UART_Init | USART3           |
| 8    | MX_TIM2_Init        | TIM2             |
| 9    | MX_SPI1_Init        | SPI1             |

| W5500_UDP_F4 Project<br>Configuration Report |
|----------------------------------------------|
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |
|                                              |

# 6. Power Consumption Calculator report

## 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| мси       | STM32F407ZGTx |
| Datasheet | DS8626_Rev8   |

## 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 6.3. Battery Selection

| Battery           | Li-SOCL2(A3400) |
|-------------------|-----------------|
| Capacity          | 3400.0 mAh      |
| Self Discharge    | 0.08 %/month    |
| Nominal Voltage   | 3.6 V           |
| Max Cont Current  | 100.0 mA        |
| Max Pulse Current | 200.0 mA        |
| Cells in series   | 1               |
| Cells in parallel | 1               |

# 6.4. Sequence

| Step                   | Step1       | Step2                     |
|------------------------|-------------|---------------------------|
| Mode                   | RUN         | STOP                      |
| Vdd                    | 3.3         | 3.3                       |
| Voltage Source         | Battery     | Battery                   |
| Range                  | Scale1-High | No Scale                  |
| Fetch Type             | FLASH       | n/a                       |
| CPU Frequency          | 168 MHz     | 0 Hz                      |
| Clock Configuration    | HSE PLL     | Regulator LP Flash-PwrDwn |
| Clock Source Frequency | 4 MHz       | 0 Hz                      |
| Peripherals            |             |                           |
| Additional Cons.       | 0 mA        | 0 mA                      |
| Average Current        | 46 mA       | 280 μΑ                    |
| Duration               | 0.1 ms      | 0.9 ms                    |
| DMIPS                  | 210.0       | 0.0                       |
| Ta Max                 | 98.93       | 104.96                    |
| Category               | In DS Table | In DS Table               |

## 6.5. Results

| Sequence Time | 1 ms             | Average Current | 4.85 mA     |
|---------------|------------------|-----------------|-------------|
| Battery Life  | 29 days, 4 hours | Average DMIPS   | 210.0 DMIPS |

# 6.6. Chart



# 7. IPs and Middleware Configuration

#### 7.1. **GPIO**

#### 7.2. RCC

## High Speed Clock (HSE): Crystal/Ceramic Resonator

## 7.2.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

### 7.3. SPI1

## **Mode: Full-Duplex Master**

### 7.3.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 2

Baud Rate 42.0 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled
NSS Signal Type Software

#### 7.4. SYS

**Debug: Serial Wire** 

**Timebase Source: TIM1** 

### 7.5. TIM2

**Clock Source: Internal Clock** 

## 7.5.1. Parameter Settings:

### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 32 bits value)

Internal Clock Division (CKD)

auto-reload preload

A1 \*

Up

No Division

Disable

### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

## 7.6. UART5

### **Mode: Asynchronous**

### 7.6.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

#### **Advanced Parameters:**

Data Direction Receive and Transmit

Over Sampling 16 Samples

## 7.7. **USART1**

**Mode: Asynchronous** 

## 7.7.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 460800 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

7.8. **USART3** 

**Mode: Asynchronous** 

7.8.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

7.9. **USART6** 

**Mode: Asynchronous** 

7.9.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.10. FREERTOS

Interface: CMSIS\_V1

### 7.10.1. Config parameters:

API:

FreeRTOS API CMSIS v1

Versions:

FreeRTOS version 10.2.1 CMSIS-RTOS version 1.02

MPU/FPU:

ENABLE\_MPU Disabled ENABLE\_FPU Disabled

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

1000 TICK\_RATE\_HZ MAX\_PRIORITIES 7 MINIMAL\_STACK\_SIZE 128 16 MAX\_TASK\_NAME\_LEN USE\_16\_BIT\_TICKS Disabled IDLE\_SHOULD\_YIELD Enabled Enabled USE\_MUTEXES USE\_RECURSIVE\_MUTEXES Disabled Disabled USE\_COUNTING\_SEMAPHORES

QUEUE\_REGISTRY\_SIZE 8

USE\_APPLICATION\_TASK\_TAG Disabled
ENABLE\_BACKWARD\_COMPATIBILITY Enabled
USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled
USE\_TICKLESS\_IDLE Disabled
USE\_TASK\_NOTIFICATIONS Enabled
RECORD\_STACK\_HIGH\_ADDRESS Disabled

Memory management settings:

Memory Allocation Dynamic / Static

TOTAL\_HEAP\_SIZE 30720 \*
Memory Management scheme heap\_4

Hook function related definitions:

USE\_IDLE\_HOOK Disabled USE\_TICK\_HOOK Disabled

USE\_MALLOC\_FAILED\_HOOK Disabled
USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled
CHECK\_FOR\_STACK\_OVERFLOW Disabled

#### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

#### Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

#### Software timer definitions:

USE\_TIMERS Disabled

#### Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### Added with 10.2.1 support:

MESSAGE\_BUFFER\_LENGTH\_TYPE size\_t
USE\_POSIX\_ERRNO Disabled

#### 7.10.2. Include parameters:

### Include definitions:

vTaskPrioritySet Enabled Enabled uxTaskPriorityGet vTaskDelete Enabled vTaskCleanUpResources Disabled Enabled vTaskSuspend vTaskDelayUntil Disabled Enabled vTaskDelay xTaskGetSchedulerState Enabled xTaskResumeFromISR Enabled xQueueGetMutexHolder Disabled xSemaphoreGetMutexHolder Disabled pcTaskGetTaskName Disabled uxTaskGetStackHighWaterMarkDisabled xTaskGetCurrentTaskHandle Disabled eTaskGetState Disabled  $x \\ Event Group Set Bit From ISR$ Disabled xTimerPendFunctionCall Disabled xTaskAbortDelay Disabled xTaskGetHandle Disabled

uxTaskGetStackHighWaterMark2

Disabled

## 7.10.3. Advanced settings:

Newlib settings (see parameter description first):

USE\_NEWLIB\_REENTRANT Disabled

Project settings (see parameter description first):

Use FW pack heap file Enabled

<sup>\*</sup> User modified value

# 8. System Configuration

# 8.1. GPIO configuration

| IP     | Pin             | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|--------|-----------------|--------------------|------------------------------|-----------------------------|----------------|------------|
| RCC    | PH0-<br>OSC_IN  | RCC_OSC_IN         | n/a                          | n/a                         | n/a            |            |
|        | PH1-<br>OSC_OUT | RCC_OSC_OUT        | n/a                          | n/a                         | n/a            |            |
| SPI1   | PA5             | SPI1_SCK           | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PA6             | SPI1_MISO          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PA7             | SPI1_MOSI          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| SYS    | PA13            | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a            |            |
|        | PA14            | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a            |            |
| UART5  | PC12            | UART5_TX           | Alternate Function Push Pull | Pull-up                     | Very High<br>* |            |
|        | PD2             | UART5_RX           | Alternate Function Push Pull | Pull-up                     | Very High      |            |
| USART1 | PA9             | USART1_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PA10            | USART1_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High<br>* |            |
| USART3 | PB10            | USART3_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PB11            | USART3_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| USART6 | PC6             | USART6_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PC7             | USART6_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| GPIO   | PE3             | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | High *         | LED0       |
|        | PE4             | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | High *         | LED1       |
|        | PA4             | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Very High      | W5500_SCS  |

| IP | Pin  | Signal      | GPIO mode                                                  | GPIO pull/up pull           | Max       | User Label |
|----|------|-------------|------------------------------------------------------------|-----------------------------|-----------|------------|
|    |      |             |                                                            | down                        | Speed     |            |
|    | PC4  | GPIO_EXTI4  | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-down | n/a       | W5500_INT  |
|    | PC5  | GPIO_Output | Output Push Pull                                           | No pull-up and no pull-down | Very High | W5500_RST  |
|    | PF12 | GPIO_Input  | Input mode                                                 | Pull-up *                   | n/a       |            |
|    | PG6  | GPIO_Output | Output Push Pull                                           | No pull-up and no pull-down | High *    | RE_485     |
|    | PG9  | GPIO_Output | Output Push Pull                                           | No pull-up and no pull-down | High *    | LED2       |

## 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| UART5_RX    | DMA1_Stream0 | Peripheral To Memory | Low      |
| USART6_RX   | DMA2_Stream1 | Peripheral To Memory | Low      |
| USART3_RX   | DMA1_Stream1 | Peripheral To Memory | Low      |
| USART1_RX   | DMA2_Stream2 | Peripheral To Memory | Low      |
| SPI1_TX     | DMA2_Stream3 | Memory To Peripheral | Low      |
| SPI1_RX     | DMA2_Stream0 | Peripheral To Memory | Low      |

## UART5\_RX: DMA1\_Stream0 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

## USART6\_RX: DMA2\_Stream1 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

### USART3\_RX: DMA1\_Stream1 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

## USART1\_RX: DMA2\_Stream2 DMA request Settings:

Mode: Circular \*

Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

## SPI1\_TX: DMA2\_Stream3 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*\*

Peripheral Data Width: Byte Memory Data Width: Byte

# SPI1\_RX: DMA2\_Stream0 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

# 8.3. NVIC configuration

# 8.3.1. NVIC

| Interrupt Table                                  | Enable | Preenmption Priority | SubPriority |
|--------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                           | true   | 0                    | 0           |
| Hard fault interrupt                             | true   | 0                    | 0           |
| Memory management fault                          | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault             | true   | 0                    | 0           |
| Undefined instruction or illegal state           | true   | 0                    | 0           |
| System service call via SWI instruction          | true   | 0                    | 0           |
| Debug monitor                                    | true   | 0                    | 0           |
| Pendable request for system service              | true   | 15                   | 0           |
| System tick timer                                | true   | 0                    | 0           |
| DMA1 stream0 global interrupt                    | true   | 5                    | 0           |
| DMA1 stream1 global interrupt                    | true   | 5                    | 0           |
| TIM1 update interrupt and TIM10 global interrupt | true   | 0                    | 0           |
| TIM2 global interrupt                            | true   | 5                    | 0           |
| USART1 global interrupt                          | true   | 5                    | 0           |
| USART3 global interrupt                          | true   | 5                    | 0           |
| UART5 global interrupt                           | true   | 5                    | 0           |
| DMA2 stream0 global interrupt                    | true   | 0                    | 0           |
| DMA2 stream1 global interrupt                    | true   | 5                    | 0           |
| DMA2 stream2 global interrupt                    | true   | 5                    | 0           |
| DMA2 stream3 global interrupt                    | true   | 0                    | 0           |
| USART6 global interrupt                          | true   | 5                    | 0           |
| PVD interrupt through EXTI line 16               | unused |                      |             |
| Flash global interrupt                           | unused |                      |             |
| RCC global interrupt                             | unused |                      |             |
| EXTI line4 interrupt                             | unused |                      |             |
| SPI1 global interrupt                            | unused |                      |             |
| FPU global interrupt                             | unused |                      |             |

# 8.3.2. NVIC Code generation

| Enabled interrupt Table                | Select for init   | Generate IRQ | Call HAL handler |
|----------------------------------------|-------------------|--------------|------------------|
|                                        | sequence ordering | handler      |                  |
| Non maskable interrupt                 | true              | true         | false            |
| Hard fault interrupt                   | true              | true         | false            |
| Memory management fault                | true              | true         | false            |
| Pre-fetch fault, memory access fault   | true              | true         | false            |
| Undefined instruction or illegal state | true              | true         | false            |
|                                        |                   |              |                  |

| Enabled interrupt Table                          | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|--------------------------------------------------|-----------------------------------|-------------------------|------------------|
| System service call via SWI instruction          | true                              | false                   | false            |
| Debug monitor                                    | true                              | true                    | false            |
| Pendable request for system service              | true                              | false                   | false            |
| System tick timer                                | true                              | false                   | false            |
| DMA1 stream0 global interrupt                    | true                              | true                    | true             |
| DMA1 stream1 global interrupt                    | true                              | true                    | true             |
| TIM1 update interrupt and TIM10 global interrupt | true                              | true                    | true             |
| TIM2 global interrupt                            | true                              | true                    | true             |
| USART1 global interrupt                          | true                              | true                    | true             |
| USART3 global interrupt                          | true                              | true                    | true             |
| UART5 global interrupt                           | true                              | true                    | true             |
| DMA2 stream0 global interrupt                    | true                              | true                    | true             |
| DMA2 stream1 global interrupt                    | true                              | true                    | true             |
| DMA2 stream2 global interrupt                    | true                              | true                    | true             |
| DMA2 stream3 global interrupt                    | true                              | true                    | true             |
| USART6 global interrupt                          | true                              | true                    | true             |

<sup>\*</sup> User modified value

# 9. System Views

9.1. Category view

9.1.1. Current



# 10. Software Pack Report

## 10.1. Software Pack selected

| Vendor            | Name     | Version | Component        |
|-------------------|----------|---------|------------------|
| STMicroelectronic | FreeRTOS | 0.0.1   | Class : CMSIS    |
| s                 |          |         | Group : RTOS     |
|                   |          |         | SubGroup :       |
|                   |          |         | FreeRTOS         |
|                   |          |         | Version : 10.2.0 |
|                   |          |         | Class : RTOS     |
|                   |          |         | Group : Core     |
|                   |          |         | Version : 10.2.0 |

# 11. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00037051.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00031020.pdf

manual

Programming http://www.st.com/resource/en/programming manual/DM00046982.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00037591.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00249778.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00024853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00025071.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040802.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040808.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00046011.pdf

Application note http://www.st.com/resource/en/application\_note/DM00050879.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00115714.pdf

Application note http://www.st.com/resource/en/application\_note/DM00123028.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf http://www.st.com/resource/en/application\_note/DM00154959.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf Application note http://www.st.com/resource/en/application\_note/DM00213525.pdf http://www.st.com/resource/en/application\_note/DM00220769.pdf Application note http://www.st.com/resource/en/application\_note/DM00257177.pdf Application note http://www.st.com/resource/en/application note/DM00272912.pdf Application note Application note http://www.st.com/resource/en/application note/DM00226326.pdf Application note http://www.st.com/resource/en/application note/DM00236305.pdf Application note http://www.st.com/resource/en/application note/DM00263732.pdf Application note http://www.st.com/resource/en/application\_note/DM00281138.pdf Application note http://www.st.com/resource/en/application\_note/DM00296349.pdf Application note http://www.st.com/resource/en/application\_note/DM00327191.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf http://www.st.com/resource/en/application\_note/DM00373474.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00315319.pdf http://www.st.com/resource/en/application\_note/DM00380469.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00395696.pdf Application note http://www.st.com/resource/en/application\_note/DM00431633.pdf Application note http://www.st.com/resource/en/application\_note/DM00493651.pdf Application note http://www.st.com/resource/en/application note/DM00536349.pdf