# 32-Bit GLM Processor Simulation Model

Xinken Zheng CS 147 zhengxinken@gmail.com

Abstract— The purpose of this paper is to demonstrate the steps of the creation of DaVinci v1.0m processor and its simulation. This project is built using 'CS147DV' Instruction set, Register file, ALU, Memory module, ALU, and Control Unit. The report below will show every aspects of the implementation and design independently and how they act together for the DaVinci system.

# I. Introduction

The DaVinci system will be a simple example of a real world processor and memory. The project is written in Verilog language. The components included in the DaVinci system are ALU, Memory Module and Control Unit in no specific order. I will be demonstrating the implantation design of each of the parts and test the system.

# II. SYSTEM REQUIREMENTS

# A. Arithmetic Logic Unit (ALU)

The main part of the DaVinci v1.0m system, it will handle a total of nine operations from the instruction set provided from Professor Patra of San Jose State University. The nine operations are:

- Addition
- Subtraction
- Multiplication
- Shift Logical Right
- Shift Logical Left
- Logical AND
- Logical OR
- Logical NOR
- Set Less Than

# B. Register File

There are a total of 32 registers in the DaVinci System.[0-31], each of the register can store a 32-bit word. The register will do different things depending on the state of the clock. When the clock is on the negative edge, reset operations will be executed. While read and write operations will be executed on the positive edge.

# C. Memory

There are a total of 64M of memory in this system, this is from adding all 32-bit word at each of the address. When the clock in on negative edge, reset operations are executed on the negative edge of the clock while all of the other operations will be executed when the clock is on positive edge. Data\_R# is set to X when read/write are 00 or 11.

# D. Control Unit (CU)

The state machine will be the one controlling what fuctions to operate in the Control Unit. There are a total of 5 states in the state machine, INFORMATION FETCH, DECODE, EXECUTION, MEMORY, and WRITE BACK. The states will change when the clock is on the positive edge and cycle between these five states. The control unit of this system will perform according to the Instruction set provided for this project.

#### E. CS147DV Instruction Set

The CS147DV instruction set is given by our professor Patra for this course in San Jose State University. The instruction set contains R, I and J type instructions that will be mostly used by the control unit in order to correctly implement our system using logic gates.

# III. THE PROCESSOR DESIGN AND IMPLEMENTATION

THE PROCESSOR DESIGN AND IMPLEMENTATION

#### A. ALU Design

The 32 bit ALU design stays almost the same like the first two projects we did for this semester. It will take in two inputs and one operation depending on the operation code, the calculation then is done and the result will be store in result variable. The operation code depends on the width in

# 'ALU\_OPRN\_WIDTH'h(#)

The number in the end will determine the kind of function to be executed. For example, h1 will be for addition and h2 will be for subtraction and so on. Since the ALU for this project will be a 32-bit processor, there will be a 32-bit operand and the output will be 32bit. The output will be stored in OUT.

# B. ALU Operations

The ALU will have a total of nine operations, OP1 is operand 1 and OP2 is operand 2, the result after computing is stored in 'OUT'.

```
module ALU(OUT, ZERO, OP1, OP2, OPRN);
// input list
input [INTA] HIMER_LIMIT:0] OP1; // operand 1
input [INTA] HIMER_LIMIT:0] OP2; // operand 2
input [INTA] HIMER_LIMIT:0] OPR; // operand 2
input [ALD OPER] HIMER_LIMIT:0] OPRN; // operation code

// output list
output [INTA] HIMER_LIMIT:0] OVT; // result of the operation.
output [INTA] HIMER_LIMIT:0] OVT; // result of the operation.
output ZERO;
wire [31:0] add_Subwire, shift_wire, mult_wire, and_wire, or_wire, nor_wire, OUT, co;
wire openBoot, openBoot, openBoot, openBoot,
and and_l(openBoot, OpenBoot, OpenBoot,);
ont not_l(openBoot, OpenBoot,);
ont not_l(openBoot, OpenBoot,);
ont not_l(openBoot, OpenBoot,);
ont not_l(openBoot, OpenBoot,);
ont not_l(ipenBoot, OpenBoot,);
int(ipenBoot,);
int(ipenBoot
```

## C. ALU Testing

The ALU was tested using the test bench we implemented in project2 'alu\_tb.v'. Wavelengths graphics area also available below.



Figure 3.3. Sample ALU Simulation Wavelength

# D. Design for ADDER/SUBTRACTOR

Bitwise addition will be done with a half adder, which will use XOR gate for implementation. The output will be computed using an AND gate. Then for the full adder, we use two half adders with the addition of an OR gate and the correct carry out bit.





In order for subtraction to work with the circuit, a 2's compliment is needed in the second input bit.



# E. Multiplication

For multiplication, it is done through the logic gates with a 32-bit adder and an and gate 32 times. The carry out bit is the output of the last gate.



On the other end, circuits for signed multiplication is a 64-bit adder 2's compliment.



## F. Shifting

A barrel shifter shifts a word a number of bits in a circuit with logic gates. This is done by using a series of multiplexers. The output of multiplexers is connected one by one. In our program, it was implemented by making a x-bit shifter. The shifter contains 32 = 2n, as n is the number of control bits. In our case, we have 5 control bits with 32 row. Which mean we have a total of 160 multiplexers implemented in the program.



# IV. REGISTER FILE DESIGN AND IMPLEMENTATION

The register file for this project have the ability to allocate two registers for reading and one for writing, as well as three for operations. The register file also has a reset function that return to initial state.

For implementing, we used decoders, logic gates, 32-bit register and multiplexers. The diagram below shows what it is like.



Figure 4.1. Register File Implementation

#### A. Decoder

A decoder is needed for the input of the wire. This is used to choose what register will receive data from address signal , when combined with the second operand with the AND gate being the write signal. We created a 5x32 bit decoder for the program which was implemented using a couple 2x4 bit, 3x8 bit, and 4x16 bit decoders.



Figure 4.2. Decoder

#### B. Mutiplexer (Mux)

A multiplexer is a data selector, it selected between several input signals and forward to a single output line. The most basic form of a multiplexer is a 2x1 mux. For our system, we will have a 1-bit 32x1 and 32-bit 2x1 multiplexer. The diagram below shows the diagram for a multiplexer.



Figure 4.3. Multiplexer

#### C. 32-Bit Register

A flip flop latch is a circuit that has two stable states and can be used to store state information. It is the least requirement for a register file, and register is the basic unit in memory. Inside a flip-flop, we have a SR-latch and D-Latch. SR latch is made from two NAND gates, D-Latch is used to capture. A register file is made by concluding many flip flop latch together. The diagram below shows flip flop with D/SR latches.



32x32-bit register make up the Register file from a gate logic perspective. This uses the flip-flip in each register



# D. Testing

After implementing the register file, we will test it with the test bench file 'register\_file\_tb.v', this was given by the project starter code and below is the wavelength graph.



# V. MEMORY DESIGN AND IMPLEMENTATION

The design and implementation of the memory will have two different parts. The first part was similar to what we did in project 2 on the registerfile. However, for this time, we will only have one input output port 'DATA'. Read is set to one when reading from memory and write is set to 0. ADDR is the data address and will be given and output the result at DATA\_OUT output port. On the other end, when read is 0 and write is set to 1, DATA\_IN is inputted with 'ADDR'. DATA stays at HIGH-Z state when read and write are both the same, 0 or 1. Below is the implementation.

Reset stage happens when RST is on negative edge and is set to '1b'0'. Data is then changed to 0 after reset and data is being read from file 'mem\_init\_file'. Any other processes in the memory will only operate when the clock is on positive edge

The second part of the memory we will be designing is the wrapper. The wrapper uses the same input and output with the memory module that is 64M. Under the condition that it only run at the negative edge of the clock when resetting. Data wire is set from data\_out register.

```
always @(negedge RST) begin
    if (RST === 1'b0)
        DATA_OUT = 32'h000000000;
end

always @(DATA) begin
if ((READ===1'b1)&&(WRITE===1'b0))
        DATA_OUT=DATA;
end
```

# V. Processor, Implementation, and Testing

#### A. State Machine Control

Foe state machine control, the control unit needs to properly switch the states in between the processor. A state machine is used in this case. The five states are:

# INFORMATION FETCH INFORMATION DECODE EXECUTION MEMORY WRITE BACK

The states will switch at each clock cycle.'state\_reg' is set to 3'bxx and 'next\_state' register is set to the next state when state machine is made and initialized.

```
always @ (posedge CLK) begin
        case (NEXT_STATE)
        `PROC_FETCH : begin
                STATE = NEXT_STATE;
                NEXT_STATE = `PROC_DECODE;
        end
        `PROC_DECODE : begin
                STATE = NEXT_STATE;
                NEXT_STATE = `PROC_EXE;
        end
         PROC_EXE : begin
                STATE = NEXT_STATE;
                NEXT_STATE = `PROC_MEM;
        end
        `PROC_MEM : begin
                STATE = NEXT_STATE;
                NEXT_STATE = `PROC_WB;
        end
         PROC_WB : begin
                STATE = NEXT_STATE;
                NEXT_STATE = `PROC_FETCH;
        end
        default: begin
                STATE = 2'bxx;
                NEXT_STATE = PROC_FETCH;
        end
        endcase
end
```

The machine will only switch states during the positive edge of the clock cycle, 'next\_state' will point to the right state to execute.

```
// initiation state
initial
begin
   state_reg = 3'bxx;
   next_state = `PROC_FETCH;
end

// reset signal
always@(negedge RST)
begin
   state_reg = 2'bxx;
   next_state = `PROC_FETCH;
end
```

#### B. State Machine Testing

We can test if the state machine is working correctly by looking at the waveforms. In the waveform graph we can see if the states of the state's machine is being change correctly, and if reset state only happens on the negative edge of the clock.

```
if ((READ===1'b1)ss(WRITE===1'b0)) // read operation
    data_ret = sram_32x64m[ADDR];
else if ((READ===1'b0)ss(WRITE===1'b1)) // write operation
    sram_32x64m[ADDR] = DATA;
```

Figure 6.3. State Machine Initialization / Reset

#### C. R-Type Instruction Design

R-Types are the easiest instructions to implement out of the three types we have in the control unit. This is because all R-type instructions contains the same opcode 0. When the control unit receive this opcode, it will find out between an ALU function where two data ports is needed to set to Op1 and op2. They then will have a shift amount to set to, or the jump address.

```
6'h00:/*R-Type operations*/ begin
          case(INST[5:0])
          6'h20:/*add: R[rd] = R[rs] + R[rt]*/begin
                     CTRL='b0000000100010000010000001000000;//CTRL=
          6'h22:/*sub: R[rd] = R[rs] - R[rt]*/ begin
                     CTRL='b0000000100010000100000001000000;//CTRL=
          6'h2c:/*mul: R[rd] = R[rs] * R[rt]*/ begin
CTRL = 'b0000001000000100001100010000000;
          6'h24:/*and: R[rd] = R[rs] & R[rt]*/ begin
              CTRL='b000000100000001000110000100000000//DONE!
          6'h25:/*or: R[rd] = R[rs] | R[rt]*/ begin
                     CTRL='b 0000 0010 0000 0010 0011 1000 1000 0000.
          6'h27:/*nor: R[rd] = ~(R[rs] | R[rt])*/ begin
CTRL='b0000010000001001xx000010000000//DONE!
          6'h2a:/*Set less than(slt): R[rd] = (R[rs] < R[rt])?1:0'
CTRL='b000001000000110001100010000000//DONE!
          6'h00:/*Shift less logical(sll): R[rd] = R[rs] << shamt'
CTRL='b00000010000101000010000010000000//DONE!
          6'h02:/*Shift right logical(srl): R[rd] = R[rs] >> sham
CTRL='b00000010000101000010100010000000/DONE!
          6'h08:/*Jump regester(jr): PC = R[rs]*/ begin
CTRL='b00000010000000000000001000000;//CTRL=
          end
          endcase
```

end

R-Typed instructions will need to be called again when the state machine is in the WRITE BACK STATE.

## D. I-Type Instruction Design

For I-type instructions, we will need to determine what instruction is needed depending on the opcode. There are two instructions that are not part of the CU are branch if not equal and branch if equal.

```
6'h08:/*addi: R[rt] = R[rs] + SignExtImm*/ begin
        CTRL='b00000001000000001001000001000000;//CTRL='
6'h1d:/*muli: R[rt] = R[rs] * SignExtImm*/ begin
        CTRL='b00000010000010000001100010000000//DONE!
end
6'h0c:/*andi: R[rt] = R[rs] & ZeroExtImm*/ begin
        CTRL='b00000010000000000011000010000000//DONE!
6'h0d:/*ori: R[rt] = R[rs] | ZeroExtImm*/ begin
        CTRL='b000000100000000000011100010000000//DONE!
end
6'h0f:/*lui: R[rt] = {imm, 16'b0}*/ begin
        CTRL='b0000001000000000000000001000000;//CTRL='
end
6'h0a:/*slti: R[rt] = (R[rs] < SignExtImm)?1:0*/ begin
        CTRL='b000000100000000000100100010000000;//DONE!
end
6'h04:/*beq: If (R[rs] == R[rt]) PC = PC + 1 + BranchAdd
        CTRL='b00000010000000100001000010000000;//DONE!
6'h05:/*bne: If (R[rs] != R[rt]) PC = PC + 1 + BranchAda
    /*Tests for equality. In WB checks zero flag*/
        CTRL='b00000010000000100001000010000000;//DONE!
end
6'h23:/*lw: R[rt] = M[R[rs]+SignExtImm]*/ begin
        CTRL='b00000010000010000000100010000000;//DONE!
6'h2b:/
       "*sw: M[R[rs]+SignExtImm] = R[rt]*/ begin
        CTRL='b00000001000000001001000001000000;//CTRL='
end
```

I-type instructions contains a field for the immediate value, ZeroExtended, signExtended, LUI and Branch address were made. After instruction is executed, load word and store word are implemented in the memory state of the control unit.

At last, the code below will be executed in the write back state.

```
// I-type (I and J are cased solely on oppcode)
6'h08:/*addi: R[rt] = R[rs] + SignExtImm*/ begin
        CTRL='b10110001000000001001000010001011;//CTRL
end
6'h1d:/*muli: R[rt] = R[rs] * SignExtImm*/ begin
        CTRL='b00000010000010000001100010000000//
end
6'h0c:/*andi: R[rt] = R[rs] & ZeroExtImm*/ begin
        CTRL='b00000010000000000011000010000000//
end
6'h0d:/*ori: R[rt] = R[rs] | ZeroExtImm*/ begin
        CTRL='b00000010000000000011100010000000//
end
6'h0f:/*lui: R[rt] = {imm, 16'b0}*/ begin
        CTRL='b101110010000000000000000010001011;//CTRL
end
6'h0a:/*slti: R[rt] = (R[rs] < SignExtImm)?1:0*/ begin
        CTRL='b000000100000000001001000100000000;//
end
6'h04:/*beq: If (R[rs] == R[rt]) PC = PC + 1 + BranchA
        CTRL='b00000010000000100001000010000000;//
end
6'h05:/*bne: If (R[rs] != R[rt]) PC = PC + 1 + BranchA
    /*Tests for equality. In WB checks zero flag*/
        CTRL='b00000010000000100001000010000000;//
end
6'h23:/*lw: R[rt] = M[R[rs]+SignExtImm]*/ begin
        CTRL='b00000010000010000001000100000000;//
6'h2b:/*sw: M[R[rs]+SignExtImm] = R[rt]*/ begin
        CTRL='b00000001000000001001000001001011;//CTRL
end
// 1 Tuno
             Figure 6.8. I-Type Write back
```

# E. J-Type Instruction Design

J-type instruction is the last instruction that will be implemented in this program. There are a total of 4 operations in the J-type instruction set. The only one that will take place in the execution state of the control unit I the push operation. And

all of the other operation will take place in the write back state.Data\_r1 is 0 by default.

```
6'h1b:/*push: M[$sp] = R[0];$sp = $sp - 1*/ begind
            READ=0;
            WRITE=1;
            CTRL='b00000000001010000000010101000000;
    end
    6'h1c:/*pop: $sp = $sp + 1;R[0] = M[$sp]*/ begin
            READ=1;
            WRITE=0;
            CTRL='b00000010000010000000100100000000;
    end
    endcase
// J-Type
6'h02:/*jmp: PC = JumpAddress*/ begin
        CTRL='b00000010000000000000000010000000//DONE!
6'h03:/*jal: R[31] = PC + 1; PC = JumpAddress*/ begin
        CTRL='b00000010000000000000000010000000//DONE!
end
6'h1b:/*push: M[$sp] = R[0];$sp = $sp - 1*/ begin
        CTRL='b000001000001000001000010000000;//DONE!
end
6'h1c:/*pop: $sp = $sp + 1;R[0] = M[$sp]*/ begin
        CTRL='b00000010011010000000100010000000;//DONE!
end
```

# VI. CONCULSION

In conclusion, after completing project 3, our DaVinci system is a better system with the usage of the logic gate. This was a more challenging part compared to what we did. Nonetheless, this gave me a lot of experience with creating a processor through Verilog language. Thought the processor does not work perfectly, I am still proud that I have made it this far.