# CS110 sp25 HW5

Due: TBD

Complete this homework either by writing neatly by hand or using typst. You can find the .typ file on Piazza.

#### 1 TRUE OR FALSE

Fill in your answer (T or F) in the table below.

- 1. When the same address is accessed multiple times using a cache, it primarily benefits from spatial locality.
- 2. If a cache system changes from direct-mapped to N-way set-associative (N > 1), the number of index bits in the address breakdown increases.
- 3. Higher cache associativity decreases hit time, miss rate, and miss penalty simultaneously.
- 4. Assume a direct-mapped cache with 8-byte blocks, 2 sets, using LRU replacement, and initially empty. Given 8-bit addresses, accessing addresses from 0x00 to 0xFF sequentially will result in no cache hits.

| 1 | 2 | 3 | 4 |
|---|---|---|---|
| F | F | F | F |

## 2 Set-Associative Caches

Assume a 12-bit address space. All cache lines are shown in the table below.

| Set index | Tag 1 | Tag 2 |
|-----------|-------|-------|
| 0         |       |       |
| 1         |       |       |
| 2         |       |       |
| 3         |       |       |

1. Assume loading a 16-byte struct at address 0x00F requires only 1 cache lookup, but loading one at 0x011 requires 2 lookups. Fill in the cache system parameters in the table below.

| Cache block size                            | 32 bytes                         |  |
|---------------------------------------------|----------------------------------|--|
| Total Capacity                              | 256 bytes                        |  |
| Level of set associativity                  | 2                                |  |
| # of cache blocks                           | 8 blocks                         |  |
| # of sets                                   | 4                                |  |
| Address Breakdown<br>(Tag   Index   Offset) | Tag (5)   Index (2)   Offset (5) |  |

2. For the sequence of addresses below, indicate whether each access results in a hit, miss, or replacement. Assume the cache is initially empty.

| Address | Cache Access Result (Hit/Miss/Replacement) |  |
|---------|--------------------------------------------|--|
| 0x3A8   | Miss                                       |  |
| 0x1A6   | Miss                                       |  |
| 0x04C   | Miss                                       |  |
| 0x5AD   | Replacement                                |  |
| 0x3B9   | Replacement                                |  |
| 0x44F   | Miss                                       |  |
| 0x1B3   | Replacement                                |  |
| 0x055   | Hit                                        |  |
| 0x241   | Replacement                                |  |
| 0x45E   | Replacement                                |  |
| 0x1A1   | Hit                                        |  |
| 0x1A5   | Hit                                        |  |
| 0x642   | Replacement                                |  |
| 0x444   | Hit                                        |  |

3. Calculate the cache hit rate for the sequence of memory accesses above. How can you improve the cache hit rate without increasing the cache **capacity**?

**Solution:** Cache Hit Rate = (Number of Hits) / (Number of total Accesses) =  $\frac{4}{14}$  = 0.2857 = 28.57%

Improving Hit Rate without changing Capacity:

Increasing associativity: Convert from 2-way to 4-way or fully associative (reduces conflict misses)

Changing block size: Adjust block size (smaller for random access patterns, larger for sequential access)

## 3 AMAT

Consider a 3-level cache system with the following parameters, where the CPU runs at 4GHz:

| Cache Level | Hit Time  | Local Miss Rate |
|-------------|-----------|-----------------|
| L1          | 2 cycles  | 8%              |
| L2          | 12 cycles | 35%             |
| L3          | 44 cycles | 10%             |
| Memory      | 80ns      | -               |

1. Calculate the global miss rate for the 3-level cache.

Solution: GMR = (L1 Miss Rate) (L2 Miss Rate) (L3 Miss Rate) = 0.08 \* 0.35 \* 0.10 = 0.0028 = 0.28%

2. Calculate the average memory access time (AMAT) for the CPU.

Solution: AMAT = Hit time of L1 + Miss rate of L1 \* (Hit time of L2 + Miss rate of L2 \*(Hit time of L3 + Miss rate of L3 \* Memory access time))

AMAT = 
$$2 + 0.08 (12 + 0.35(44 + 0.10 * 320)) = 2 + 0.08 (12 + 0.35 * 76) = 2 + 0.08 * 38.6 = 2 + 3.088 = 5.088$$
 cycles

3. Now, suppose the L1 cache is changed from 2-way set-associative to fully associative. This change reduces the L1 local miss rate to **6**% but increases the L1 hit time by **60**%. Calculate the new AMAT.

**Solution:** New AMAT = 
$$3.2 + 0.06 (12 + 0.35 (44 + 0.10 * 320)) =  $3.2 + 0.06 * 38.6 = 3.2 + 2.316 = 5.516$  cycles$$

#### 4 Code analysis

Consider the following code:

```
struct body {
    float x, y, z, r;
};

struct body bodies[64];

// check whether two physics bodies overlap in 3D space
bool is_collide(struct body a, struct body b);

int check_collision() {
    int count = 0;
    for (int i = 0; i < 64; i++) {
        for (int j = i + 1; j < 64; j++) {
            if (is_collide(bodies[i], bodies[j])) {
                count++;
            }
        }
    }
    return count;
}</pre>
```

#### $\operatorname{Note}:$

- Assume the cache parameters are: 128 bytes capacity, 32 bytes per block, 2-way set associative.
- Elements in the bodies array are aligned to the cache lines.
- sizeof(float) == 4
- You can ignore what is\_collide exactly does and assume each body structure is loaded only **once** within the inner loop iteration (i.e., bodies[i] and bodies[j] are loaded into registers).
- The variables i, j and count are stored in registers.
- Instruction cache is not considered.
- Assume the cache is initially empty.
- 1. Calculate the hit rate for the above code.

**Solution:** First we need to calculate the number of total accesses to the cache. For each i from 0 to 63, inner loop goes from i+1 to 63, so the number of comparisons is:  $\Sigma_{\{i=0\}}^{\{63\}}(63-i)=63+62+...+1=63*\frac{63+1}{2}=2016$  For each comparison, we access two bodies, so total accesses =2\*2016=4032.

Now, we can calculate the number of cache hits, which is 2992.

Cache hit rate = (Number of Hits) / (Number of total Accesses) =  $\frac{2992}{4032} \approx 0.742 = 74.2\%$ 

2. How can the hit rate be improved by modifying only the code (without changing the cache configuration)? Briefly explain your solution.

Now the code processes bodies in blocks of 4+4=8, which will improve cache locality. This will reduce the number of cache misses and improve the cache hit rate. The inner loop will now process pairs of bodies within the same block and decreases the number of cache accesses.