## Computer Organization and Architecture Course Design



# Southeast University School of Information Science and Technology

**Author:** WU YX, ZHANG YX

Student Number: 040193xx,040193xx

Project Name: Microprogrammed CPU Design

**Date:** May 25, 2022

### **Contents**

| 1. P  | urpose -           | 3            |
|-------|--------------------|--------------|
| 2. T  | asks -             | 3            |
| 3. D  | esign Analysis     | 6            |
| 3.    | 1 Overall Design   | 6            |
| 3.    | 2 Module Design    | 8            |
| 3     | 3 OpCode Design    | n 11         |
| 3.4   | 4 Microinstruction | on Design 12 |
| 3.:   | 5 Top Design       | 16           |
| 4. Si | imulation          | 16           |
| 4.    | 1 Test Program I   | Design16     |
|       | 4.1.1 sum of 1     | -2++10016    |
|       | 4.1.2 Shift Test   | :19          |
|       | 4.1.3 Multiply     | Test21       |
| 5. C  | onclusion          | 22           |
| 6. D  | iscussion          | 23           |
| 7. A  | ppendix(Sourc      | e Code) 24   |

#### 1.Purpose

The purpose of this project is to design and verify a simple CPU (Central Processing Unit). This CPU has basic instruction set, and we will utilize its instruction set to generate a very simple program to verify its performance. For simplicity, we will only consider the relationship among the CPU, registers, memory and instruction set. That is to say we only need consider the following items: Read/Write Registers,Read/Write Memory and Execute the instructions. At least four parts constitute a simple CPU: the control unit, the internal registers, the ALU and instruction set, which are the main aspects of our project design and will be studied.

#### 2. Tasks

The tasks of this simulation can be divided into 3 subplots from our perspective. That is:

#### 1) instruction set design

Single-address instruction format is used in our simple CPU design. The instruction word contains two sections: the operation code (opcode), which defines the function of instructions (addition, subtraction, logic operations, etc.); the address part, in most instructions, the address part contains the memory location of the datum to be operated, we called it direct addressing. In some instructions, the address part is the operand, which is called immediate addressing. For simplicity, the size of memory is 256\*16 in the computer. The instruction word has 16 bits. The opcode part has 8 bits and address part has 8 bits.

| OPCODE | ADDRESS |
|--------|---------|
| [158]  | [70]    |

Instructions will be written into RAM, when CPU reads instructions from RAM, it then translates the instructions into operations through ALU and

execute them.

#### 2) Microinstruction design

In the Microprogrammed control, the microprogram consists of some microinstructions and the microprogram is stored in control memory that generates all the control signals required to execute the instruction set correctly. The microinstruction contains some micro-operations which are executed at the same time.



In our design, control unit is realized based on two modules named ROM and CAR.



CAR module is used to read instructions and then emit signals to ROM to locate the address of corresponding micro-instructions.

ROM contains all the pre-designed 32bit microinstructions, we will explain it further in section Microinstruction Design.

The set of microinstructions is stored in the control memory. The control address register contains the address of the next microinstructions to be read. When a microinstruction is read from the control memory, it is transferred to a control buffer register. The register connects to the control lines emanating from the control unit. Thus, reading a microinstruction from the control memory is the same as executing that microinstruction.

#### 3) Module design

#### MAR (Memory Address Register)

MAR contains the memory location of the word to be read from the memory or written into the memory. Here, READ operation is denoted as the CPU reads from memory, and WRITE operation is denoted as the CPU writes to memory. In our design, MAR has 8 bits to access one of 256 addresses of the memory.

#### MBR (Memory Buffer Register)

MBR contains the value to be stored in memory or the last value read from memory. MBR is connected to the address lines of the system bus. In our design, MBR has 16 bits.

#### **PC** (Program Counter)

PC keeps track of the instructions to be used in the program. In our design, PC has 8 bits.

#### IR (Instruction Register)

IR contains the opcode part of an instruction. In our design, IR has 8 bits.

#### **BR** (Buffer Register)

BR is used as an input of ALU, it holds other operand for ALU. In our design, BR has 16 bits.

#### **ACC** (Accumulator)

ACC holds one operand for ALU, and generally ACC holds the calculation result of ALU. In our design, ACC has 16 bits.

#### MR (Multiplier Register)

MR is used for implementing the MPY instruction, holding the multiplier at the beginning of the instruction. When the instruction is executed, it holds part of the product.

#### **RAM**

RAM with separate input and output ports, it works as memory which stores the instructions and data, and its size is 256\*16. Although it's not an internal register of CPU, we need it to simulate and test the performance of CPU.

#### 3. Design Analysis

#### 3.1 Overall Design



Figure Top Module schematic

In top module, we combine all the sub-modules together. Then it interacts with an outside RAM and LED digits to visualize the outcome of our design.

These two modules are separately realized here:

RAM: To build RAM, we utilize block memory IP core.

We use one port ram block with its size of 256\*16 as follows:



mbr\_in: receives content from MBR and write into RAM. mar\_in: point out the address where we need to access in RAM. C12: the 12th bit of Control signal, if C12==1 it enables write operation to ram.

ram out: enable cpu read content from ram.

There is one thing requiring our attention that is we should double the clock time for memory IP core for the read and write operation in IP core costs two time slots, which suggests that we need a doubled clock frequency.

Additionally, we draw the rough schematic as our guidance for later design.



Finally, a 3-bit flag system is added to the design.

Flag bit meaning: bit0 1 for negative, 0 for positive

Bit1 1 for multiply finished, 0 not finished

Bit2 1 for operation finished, 0 not finished

#### 3.2 Module Design

#### 1) MAR



MAR gets information from MBR or PC, control bit c5 and c10 controls whether output content is from PC or from MBR.

#### **2) MBR**



MBR gets information from ACC or Memory, control bit c3 and c11 controls whether output content is from ACC or from Memory.

#### 3) PC



PC output points out the address of Memory which is to be directed to (read from or write into).

#### 4) IR



IR transmits operation code to CAR.

#### 5) CAR



CAR translates the opcode and decides which micro-instruction is to be used in ROM.

#### 6) ROM



ROM receives address from CAR and issues corresponding control signal.

#### **7) ALU**



ALU executes operations carried by control signals.

#### 8) BR and ACC



These two registers are used to store numbers to be calculated.

#### 3.3 OperationCode Design

| bit C     | uOP                | meaning                                    |
|-----------|--------------------|--------------------------------------------|
| c0        | CAR<=CAR+1         | Control Address increment                  |
|           |                    | address redirection, depends on            |
| <b>c1</b> | CAR<=***           | position of uOP                            |
| c2        | CAR<=0             | reset car                                  |
| c3        | MBR<=memory        | Read memory content to MBR                 |
| c4        | IR<=[15:8]         | copy MBR opcode                            |
| c5        | MAR<=MBR[7:0]      | copy MBR address                           |
| c6        | PC<=PC+1           | PC increment                               |
| c7        | BR<=MBR            | copy MBR to BR                             |
| c8        | ACC<=0             | reset ACC                                  |
| с9        | ALU<=ACC+BR        | ADD BR to ACC                              |
| c10       | MAR<=PC            | read PC to MAR for next address            |
| c11       | MBR<=ACC           | copy ACC content to MBR                    |
| c12       | memory<=MBR        | write MBR content to memory                |
| c13       | ALU<=ACC-BR        | sub BR from ACC                            |
| c14       | pc<=MBR[7:0]       | copy MBR content address to PC             |
| c15       | ALU<=ACC and BR    | ACC && BR                                  |
| c16       | ALU<=ACC or BR     | ACC    BR                                  |
| c17       | ALU<= not ACC      | !ACC                                       |
| c18       | ALU<=SHR ACC       | logical right shift                        |
| c19       | ALU<=SHL ACC       | logical left shift                         |
| c20       | CAR<=CAR+1+FLAG(1) | JMPGEZ                                     |
| c21       | ALU<=BR            | input content of BR to ALU                 |
| c22       | ALU<=ACC           | input content of ACC to ALU                |
| c23       | ACC<=ALU           | output result to ACC                       |
|           | ALU<=RESULT[15:0]  | ALU gets the lower part of the mult result |
| c24       | MR<=RESULT[31:16]  | while MR gets the higher                   |
| c25       | ACC<=MBR           | input content of MBR to ACC                |
| c26       | ALU<=BR*ACC        | multiply BR by ACC                         |
| c27       | CAR<=CAR+FLAG(3)   | multiply control                           |
| c28       | ****               |                                            |
| c29       | ****               |                                            |
| c30       | ****               |                                            |
| c31       | ****               |                                            |

All the micro operations needed is stored in this table, we check this table to write instructions.

There is another table about higher class operations, including ADD, SUB, LOAD, etc. This table is listed here as well.

```
8' b00000001: add_pointer<=8' h10;//store
8' b000000010: add_pointer<=8' h08;//load
8' b000000011: add_pointer<=8' h18;//add
8' b00000100: add_pointer<=8' h20;//sub
8' b00000101: add_pointer<=8' h60;//jmpgez
8' b00000110: add_pointer<=8' h58;//jmp
8' b00000111: add_pointer<=8' h68;//halt
8' b00001000: add_pointer<=8' h50;//mpy
8' b00001010: add_pointer<=8' h28;//and
8' b00001011: add_pointer<=8' h30;//or
8' b00001101: add_pointer<=8' h38;//not
8' b00001101: add_pointer<=8' h48;//sh1
8' b00001110: add_pointer<=8' h40;//shr
```

IR\_in refers to the content of Opcode, which is stored in [15:8] parts of blocks in memory. We use this chart to position the relative address of each operation in pre-designed micro-instruction ROM, which is to be introduced later.

#### 3.4 MicroInstruction Design

| Instruction | CAR address | micro Instruction                       | Control signals | 32bit Code |
|-------------|-------------|-----------------------------------------|-----------------|------------|
|             | 00          | CAR<=CAR+1<br>MAR<=PC                   | C0,C10          | 00000401   |
| FETCH       | 01          | CAR<=CAR+1<br>MBR<=MEMORY               | C0,C3           | 00000009   |
|             | 02          | CAR<=CAR+1<br>IR<=MBR[15:7]             | C0,C4           | 0000011    |
|             | 03          | CAR<=***                                | C1              | 00000002   |
|             | 08          | CAR<=CAR+1<br>PC<=PC+1<br>MAR<=MBR[7:0] | C0,C6,C5        | 00000061   |
| LOAD        | 09          | CAR<=CAR+1<br>MBR<=MEMORY               | C0,C3           | 00000009   |
|             | 0A          | CAR<=0<br>ACC<=MBR                      | C2,C25          | 02000004   |
| STORE       | 10          | CAR<=CAR+1<br>PC<=PC+1<br>MAR<=MBR[7:0] | C0,C6,C5        | 00000061   |
|             | 11          | CAR<=CAR+1<br>MBR<=ACC                  | C0,C11          | 00000801   |

|      | 12 | CAR<=0<br>MEM<=MBR                      | C2,C12     | 00001004 |
|------|----|-----------------------------------------|------------|----------|
|      | 18 | CAR<=CAR+1<br>PC<=PC+1<br>MAR<=MBR[7:0] | C0,C6,C5   | 00000061 |
|      | 19 | CAR<=CAR+1<br>MBR<=MEMORY               | C0,C3      | 00000009 |
| ADD  | 1A | CAR<=CAR+1<br>BR<=MBR                   | C0,C7      | 00000081 |
| ADD  | 1B | CAR<=CAR+1<br>ALU<=BR<br>ALU<=ACC       | C0,C21,C22 | 00600001 |
|      | 1C | CAR<=CAR+1<br>ALU<=ACC+BR               | C0,C9      | 00000201 |
|      | 1D | CAR<=0<br>ACC<=ALU                      | C2,C23     | 00800004 |
|      | 20 | CAR<=CAR+1<br>PC<=PC+1<br>MAR<=MBR[7:0] | C0,C6,C5   | 00000061 |
|      | 21 | CAR<=CAR+1<br>MBR<=MEMORY               | C0,C3      | 00000009 |
| CLID | 22 | CAR<=CAR+1<br>BR<=MBR                   | C0,C7      | 00000081 |
| SUB  | 23 | CAR<=CAR+1<br>ALU<=BR<br>ALU<=ACC       | C0,C21,C22 | 00600001 |
|      | 24 | CAR<=CAR+1<br>ALU<=ACC-BR               | C0,C13     | 00002001 |
|      | 25 | CAR<=0<br>ACC<=ALU                      | C2,C23     | 00800004 |
|      | 28 | CAR<=CAR+1<br>PC<=PC+1<br>MAR<=MBR[7:0] | C0,C6,C5   | 00000061 |
|      | 29 | CAR<=CAR+1<br>MBR<=MEMORY               | C0,C3      | 00000009 |
| AND  | 2A | CAR<=CAR+1<br>BR<=MBR                   | C0,C7      | 00000081 |
|      | 2B | CAR<=CAR+1<br>ALU<=BR<br>ALU<=ACC       | C0,C21,C22 | 00600001 |
|      | 2C | CAR<=CAR+1<br>ALU<=ACC&&BR              | C0,C15     | 00008001 |
|      | 2D | CAR<=0<br>ACC<=ALU                      | C2,C23     | 00800004 |

| OR  | 30 | CAR<=CAR+1 PC<=PC+1 MAR<=MBR[7:0]       | C0,C6,C5   | 00000061 |
|-----|----|-----------------------------------------|------------|----------|
|     | 31 | CAR<=CAR+1<br>MBR<=MEMORY               | C0,C3      | 00000009 |
|     | 32 | CAR<=CAR+1<br>BR<=MBR                   | C0,C7      | 00000081 |
|     | 33 | CAR<=CAR+1 ALU<=BR ALU<=ACC             | C0,C21,C22 | 00600001 |
|     | 34 | CAR<=CAR+1<br>ALU<=ACC  BR              | C0,C16     | 00010001 |
|     | 35 | CAR<=0<br>ACC<=ALU                      | C2,C23     | 00800004 |
|     | 38 | CAR<=CAR+1<br>PC<=PC+1<br>MAR<=MBR[7:0] | C0,C6,C5   | 00000061 |
|     | 39 | CAR<=CAR+1<br>MBR<=MEMORY               | C0,C3      | 0000009  |
| NOT | 3A | CAR<=CAR+1<br>ACC<=MBR                  | C0,C25     | 02000001 |
|     | 3B | CAR<=CAR+1<br>ALU<=ACC                  | C0,C22     | 00400001 |
|     | 3C | CAR<=CAR+1<br>ALU<=not ACC              | C17,C0     | 00040001 |
|     | 3D | CAR<=0<br>ACC<=ALU                      | C2,C23     | 00800004 |
|     | 40 | CAR<=CAR+1<br>PC<=PC+1<br>ALU<=ACC      | C0,C6,C22  | 00400041 |
| SHR | 41 | CAR<=CAR+1<br>ALU<=SHR ACC              | C0,C19     | 00080001 |
|     | 42 | CAR<=0<br>ACC<=ALU                      | C2,C23     | 00800004 |
|     | 48 | CAR<=CAR+1<br>PC<=PC+1<br>ALU<=ACC      | C0,C6,C22  | 00400041 |
| SHL | 49 | CAR<=CAR+1<br>ALU<=SHL ACC              | C0,C18     | 00040001 |
|     | 4A | CAR<=0<br>ACC<=ALU                      | C2,C23     | 00800004 |
| MPY | 50 | CAR<=CAR+1<br>PC<=PC+1<br>MAR<=MBR[7:0] | C0,C6,C5   | 00000061 |

|        | 51 | CAR<=CAR+1<br>MBR<=MEMORY                      | C0,C3      | 0000009  |
|--------|----|------------------------------------------------|------------|----------|
|        | 52 | CAR<=CAR+1<br>BR<=MBR                          | C0,C7      | 00000081 |
|        | 53 | CAR<=CAR+1<br>ALU<=BR<br>ALU<=ACC              | C0,C21,C22 | 00600001 |
|        | 54 | CAR<=CAR+FLAG(3) RESULT<=BR*ACC                | C26,C27    | 0C000000 |
|        | 55 | CAR<=CAR+1 ALU<=RESULT[15:0] MR<=RESULT[31:16] | C0,C24     | 01000001 |
|        | 56 | CAR<=0<br>ACC<=ALU                             | C2,C23     | 00800004 |
| JMP    | 58 | CAR<=0<br>PC<=MBR[7:0]                         | C2,C14     | 00004004 |
|        | 60 | CAR<=CAR+1+FLAG(1)                             | C20        | 00100000 |
| JMPGEZ | 61 | CAR<=0<br>PC<=MBR[7:0]                         | C2,C18     | 00004004 |
|        | 62 | CAR<=0<br>PC<=PC+1                             | C2,C6      | 00000044 |
| HALT   | 68 | CAR<=0                                         | C2         | 00000004 |

# ALL the instructions and their corresponding micro operations is recorded.

These instructions are actually recorded inside ROM, which is listed above. For example, if we use JMPGEZ, the address pointer is located to 60h, which have the content of 00100000 in the second last line in this

pic. Then the pointer goes to next instruction 00004004 with singal which indicates CAR<=CAR+1+FLAG(1). This FLAG(1) means bit0, which identifies if the number is positive or not.

#### 3.5 Top Design

In top module, we mainly instantiate all the submodules and set wires. Besides, we added an LED module to visualize our calculation result by showing the content of ACC.

```
input clk,
input reset,
output [7:0] SSEG_CA,
output [7:0] SSEG_AN
);
```

#### 4. Simulation

#### 4.1 Test Program Design

#### 4.1.1 sum of 1+2+...+100

| Dunaman mith C        | Program with | Contents of Memory (RAM) in HEX |          |  |
|-----------------------|--------------|---------------------------------|----------|--|
| Program with C        | instructions | Address                         | Contents |  |
| - m                   | LOAD A0      | 00                              | 02A0     |  |
| sum=0;                | STORE A4     | 01                              | 01A4     |  |
|                       | LOAD A2      | 02                              | 02A2     |  |
| temp=100;             | STORE A3     | 03                              | 01A3     |  |
|                       | LOOP:LOAD A4 | 04 (so LOOP=04)                 | 02A4     |  |
| loop :sum=sum+temp;   | ADD A3       | 05                              | 03A3     |  |
| roop .sum-sum temp,   | STORE A4     | 06                              | 01A4     |  |
|                       | LOAD A3      | 07                              | 02A3     |  |
| temp=temp-1;          | SUB A1       | 08                              | 04A1     |  |
| temp-temp-1,          | STORE A3     | 09                              | 01A3     |  |
| if temp>=0 goto loop; | JMPGEZ LOOP  | 0A                              | 0504     |  |
| end                   | HALT         | 0B                              | HALT     |  |
|                       |              | 0C                              | 8        |  |
|                       |              |                                 |          |  |
|                       |              | A0                              | 0000     |  |
|                       |              | A1                              | 0001     |  |
|                       |              | A2                              | 0064     |  |
|                       |              | A3                              |          |  |
|                       |              | A4                              | 3        |  |
|                       |              | A5                              |          |  |
|                       |              | en.                             |          |  |

Write contents into memory, then run our CPU to check the answer.



One period of the running result is shown here.

Firstly Let me describe the logic of this program. Actually it's quite simple, from 100 to 1, in every loop the counter adds itself to the result and then minus 1.

In this moment, for instance, we put our focus on ACC\_out, now the sum result is 10fb(Hex), 10fb + 0025 = 1120, which is shown in next time slot. Then it's time for counter to minus 1, from 0025 to 0024, this process can be observed in sequence. Here comes the next loop, 1120 + 0024 = 1144.

This process is also presented on board:









1120 -----> 1144

Finally, the result turn out to be 13ba, which represents 5050 in decimal, this implies the success of our design.



This test program proves the function of JMGEZ, LOAD, STORE, ADD, SUB, HALT and the correct function of LED display. JMP has the same logic as JMPGEZ, we don't need to test one more time.

#### 4.1.2 Shift Test

Our program is shown here:

| Instruction | Address | Contents |
|-------------|---------|----------|
| LOAD 30     | 30      | 02       |
| SHL         | 00      | 0D       |
| STORE 40    | 40      | 01       |
| LOAD 31     | 31      | 02       |
| SHR         | 00      | 0E       |
| AND 40      | 40      | 0A       |

30H: 18B2 31H:FE9C



A1,A2,A4,A6: Fetch instruction is executed,00000002 waits the next instruction.

A3: when 00000009 is executed, mbr<= memory out, it becomes 0230.

A5: when 00000011 is executed, IR gets mbr[15:7], becomes 02.



A1,A2,A4,A6: Load instruction is executed, from A1 to A3 executes Load, then a Fetch is executed implicitly from A4.

A5: after 00000061, PC = PC+1, begin reading the next block in memory. A6: after 00000009, mbr<=memory, which is form Mar pointed(30h) position. We have 18b2.



A1, A2, A3: implicit Fetch, gets the next instruction.

A4, A5: SHL, logical left shift.

A8: after 00000009, mbr get next instruction.

A6: after 00400041, ALU loads ACC content 18b2.

A7: after 00040001, ALU left shifts its content and get 3164.

Until this moment, basic micro-operation execution has been fully presented, let's have a full review of this program.



ACC: 0000->(load)18b2->(shl)3164->(load)fe9c->(shr)7f4e->(and)3144 This program testifies SHL, SHR, AND. Additionally, OR and NOT have the same logic as AND, we don't test them one more time.

#### 4.1.2 Multiply Test

program to multiply 6 by 5, -6 by 5 and -6 by -5 using MPY instruction

| Instruction | Address | Contents |
|-------------|---------|----------|
| LOAD 40     | 40      | 02       |
| MPY 42      | 42      | 08       |
| STORE 20    | 20      | 01       |
| LOAD 40     | 40      | 02       |
| MPY 43      | 43      | 08       |
| STROE 21    | 21      | 01       |
| LOAD 41     | 41      | 02       |
| MPY 42      | 42      | 08       |
| STORE 22    | 22      | 01       |

| LOAD 41  | 41 | 02 |
|----------|----|----|
| MPY 43   | 43 | 08 |
| STORE 23 | 23 | 01 |

Here is the waveform:



We can see ACC out contents are:

This sequence fits the condition correctly.

Besides, when computing, we can see the flag is changing based on results.

This program testifies MPY function.

#### 5. Conclusion

1. From the this Design, We've reviewed the entire work flow of CPU, especially about its micro-program ideas. When designing the control signals, at first we were bemused about how these control bits can cooperate with other modules to complete different instructions, but after a long time of thinking, an idea suddenly hit me, and let me understand that all the operations are break into micro instructions that are controlled

by each gate, and all the gates are controlled by control signal. If we want certain instruction, we just combine the gate signals we need.

- 2. Pipeline structure in CPU is of vital significance. In CPU simulation design, we must arrange different modules and instructions with proper time sequence, or instructions may arrive too early to destroy previous instructions. To satisfy the timing requirement, we adopt flags to identify if one operation is over, thus CAR won't allow the next one to exceed. Additionally, when accessing RAM and ROM, as a result their accessing rules, we must double their clock so that their output can be updated on time.
- 3. In the whole design, we adopt hexadecimal 2s-complementary code. This coding method has several merits. First, this method avoids configuring if our content is minus or not, for the differences has been embedded into coding rules. Second, hexadecimal coding saves space for visualizing, thus enabling us to pay more attention on data structure and data flow.

#### 6.Discussion

- 1. Compared to the vast modern computer design strategies, this CPU is just a toy level experiment. But still, we have learned a lot from all the procedure. This design can be improved if we further design a autotranslate program that could turn assembly language into machine languages. By adopting this program, the system will look more like a modern CPU.
- 2. The efficiency of our CPU can be improved by optimizing the pipeline. In our design, we doubled all the clocks only to serve RAM and ROM. However, we can insert time gaps for any procedure related to read and

write about memory blocks, and still keep other procedure a fast speed to run. This trick is pragmatic, but requires more skills to debug, so we didn't choose to adopt it.

#### 3. Thanks for reading

#### 6.Appendix

All of our source are zipped along with this document, readers can refer to our **xpr.project** to see the details of our design.

```
//这里所有out并不区分端口位置
TOP
                                                //每个module抽象化为多输入, 单输出端口
module cpu top(
                                                连接彼此
    input clk,
    input reset,
                                                wire [7:0]MAR out;
    output [7:0] SSEG CA,
                                                wire [15:0]ACC out;
    output [7:0] SSEG AN
                                                wire [15:0] memory out;
                                                wire [15:0]MBR out;
    );
                                                wire [7:0]PC_out;
//wire clk 50M;
                                                wire [7:0]IR out;
//wire clk 100M;
                                                wire [15:0]BR out;
//wire locked:
                                                wire [15:0]ALU out;
                                                wire [15:0]MR;
//clk divide u clk
                                                wire [31:0]CU out;
                                                //sseg
//
     // Clock out ports
     .clk 100M(clk 100M),
                                 // output
                                                //ram
clk 100M
                                                ila 0 ila(
     .clk 50M(clk 50M),
                               // output
                                                     .clk(clk div), // input wire clk
clk 50M
                                                     .probe0(PC_out), // input wire [7:0]
     // Status and control signals
                                                addr
//
     .locked(locked),
                            // output
                                                     .probe1(ACC out), // input wire [15:0]
locked
                                                acc
                                                     .probe2(CU_out) // input wire [31:0]
//
    // Clock in ports
//
      .clk in1(clk)
                                                Cbit
              // input clk in1
                                                );
reg clk div=0;
reg [1:0] count1=0;
                                                ram u ram(
//分频
                                                     .clk(clk),
always @(posedge clk) begin
                                                     .reset(reset),
    count1=count1+1;
                                                     .mbr in(MBR out),
    if(count1>1)begin
                                                     .mar in(MAR out),
         count1=0;
                                                     .c12(CU out[12]),
         clk div=~clk div;
                                                     .ram out(memory out)
    end
                                                     );
end
                                                MAR u MAR(
                                                     .clk(clk div),
// reg [31:0] c bit=0;//操作信号
// reg [2:0] flag_reg=3'b0;//flag信号
                                                     .c5(CU_out[5]),//控制信号
wire [2:0]flag;
                                                     .c10(CU out[10]),
//assign flag=flag reg;
                                                     .reset(reset),
                                                     .PC 2 MAR(PC out),//PC导入MAR
```

```
.MBR 2 MAR(MBR out[7:0]),//MBR
                                              BR u BR(
                                                   .clk(clk div),
输出地址
    .MAR_out(MAR_out)
                                                   .reset(reset),
                                                   .c7(CU out[7]),
);
                                                   .MBR in(MBR out),
MBR u MBR(
                                                   .BR out(BR out)
.acc in(ACC out),
                                              );
.memory in(memory out),
.reset(reset),
                                              ALU u ALU(
.c3(CU_out[3]),
                                                   .clk(clk div),
.c11(CU out[11]),
                                                   .reset(reset),
.clk(clk div),
                                                   .c in(CU out),
                                                   .ACC_in(ACC_out),
.mbr_out(MBR_out)
                                                   .BR in(BR out),
                                                   .flag1(flag[1]),
PC u PC(
                                                   .MR(MR),
.clk(clk div),
                                                   .ALU out(ALU out)
.reset(reset),
                                              );
.c6(CU out[6]),
.c14(CU out[14]),
                                              LED u LED(
.MBR in(MBR out[7:0]),
                                                   .clk(clk),
.PC out(PC out)
                                                   .rst n(reset),
                                                   .data(ACC_out),
    );
                                                   .SSEG_AN(SSEG_AN),//位选
IR u IR(
                                                   .SSEG CA(SSEG CA)//段选
.clk(clk div),
                                              );
.reset(reset),
.c4(CU out[4]),
                                              endmodule
.MBR in(MBR out[15:8]),
.IR_out(IR_out)
                                              MAR
    );
                                              module MAR (
//ACC
                                                   input clk,
ACC u ACC(
                                                   input c5,//控制信号
.clk(clk_div),
                                                   input c10,
.c8(CU out[8]),
.c23(CU out[23]),
                                                   input reset,
.c25(CU out[25]),
                                                   input [7:0]PC 2 MAR,//PC导入MAR
.reset(reset),
                                                   input [7:0]MBR 2 MAR,//PC导入MBR
.ALU in(ALU out),
.MBR in(MBR out),
                                                   output [7:0]MAR out
.ACC out(ACC out),
.flag0(flag[0]),
                                              reg [7:0]MAR out reg;
.flag2(flag[2])
);
                                              always @(posedge clk)
                                              begin
ControlUnit u CU(
                                                   if(!reset)
    .clk(clk div),
    .clk rom(clk),
                                                       MAR out reg<=8'b00000000;
    .reset(reset),
                                                   else if(c10==1)
    .IR in(IR out),
                                                       MAR out reg<=PC 2 MAR;
    .c(CU out),
    .flag(flag),//flag0:正负1乘法完成2操作
                                                   else if(c5==1)
完成
                                                       MAR out reg<=MBR 2 MAR;
    .c out(CU out)
);
                                              assign MAR out=MAR out reg;
```

```
PC out1<=MBR in;
endmodule
                                                      end
                                                 end
MBR
                                                 assign PC out=PC out1;
                                                 endmodule
module MBR(
input [15:0] acc in, memory in,
input c3,
input c11,
                                                 IR
                                                 module IR(
input clk,
input reset,
                                                 input clk,reset,c4,
output [15:0] mbr out
                                                 input [7:0] MBR in,
                                                 output [7:0] IR out
reg [15:0]mbr out reg;
                                                      );
always @(posedge clk)
                                                 reg [7:0] IR out reg;
    if(!reset)
                                                 always @(posedge clk)
         mbr out reg<=0;
                                                 begin
    else if(clk==1) begin
                                                      if(reset==0)
       if(c3==1) begin
                                                      begin
          mbr out reg<=memory in;
                                                          IR out reg\leq=8'h00;
       end
                                                      end
       else if (c11==1) begin
                                                      else if(c4==1)
         mbr out reg<=acc in;
                                                      begin
        end
                                                          IR out reg<=MBR in;
    end
                                                      end
assign mbr out=mbr out reg;
                                                 end
                                                 assign IR _out=IR_out_reg;
endmodule
                                                 endmodule
PC
module PC(
                                                 ACC
input clk,reset,c6,c14,
                                                 module ACC(
input [7:0] MBR in,
                                                 input clk,c8,c23,c25,reset,
output [7:0] PC_out
                                                 input [15:0] ALU in, MBR in,
    );
                                                 output [15:0] ACC out,
                                                 output flag0,flag2
reg [7:0] PC out1;
always @(posedge clk) begin
    if(reset==0) begin
                                                     reg [15:0] ACC_out1;
    PC out1<=8'b0;
                                                      reg flag2 reg;
    end
                                                      reg flag0 reg;
                                                 always @(posedge clk) begin
    else if(c6==1) begin
    PC out1<=PC out1+1;
                                                      if (!reset) begin
    end
                                                        ACC out1\leq=16'h0;
    else if(c14==1) begin
                                                        flag2 reg<=0;
```

```
flag0 reg<=0;
                                                    .reset(reset),
    end
                                                    .IR in(IR in),
    else if(c8==1)begin
                                                    .c(c),
      ACC out1<=16'h0;
                                                    .flag(flag),//flag0:正负1乘法完成2操作
    end
                                               完成
    if (c23==1) begin
                                                    .address(address)
    ACC_out1<=ALU_in;
                                               );
    flag2 reg\leq 1;
    end
                                               ROM cu u ROM cu(
    else begin
                                                    .address(address),
    flag2 reg<=0;
                                                    .clk(clk rom),
    end
                                                    .c out(c out)
    if (c25==1)begin
                                                    );
    ACC out1<=MBR in;
                                               Endmodule
    if (ACC out1[15]==0) begin
    flag0 reg<=0;
                                               CAR
                                               module CAR (
    end
    else begin
                                                    input clk,
    flag0 reg<=1;
                                                    input reset,
    end
                                                    input [7:0]IR in,
                                                    input [31:0]c,
end
assign flag2=flag2 reg;
                                                    input [2:0]flag,//flag0:正负1乘法完成2
assign flag0=flag0 reg;
                                               操作完成
assign ACC out=ACC out1;
                                                    output [7:0]address
endmodule
                                               );
                                               //reg [7:0]opcode;
                                               reg [7:0]add pointer;
ControlUnit
module ControlUnit (
                                               always @(posedge clk)
    input clk,
                                               begin
    input clk rom,
                                                    //opcode<=IR in;
    input reset,
                                                    if(c[0]==1)//步增
    input [7:0]IR in,
                                                        add pointer <= add pointer +1;
                                                    if(c[2]==1)//指针清零
    input [31:0]c,
    input [2:0]flag,//flag0:正负1乘法完成2
                                                        add pointer <= 0;
操作完成
                                                    if(flag[2])//当前操作结束
                                                        add pointer <= 0;
    output [31:0]c out
                                                    if(c[27]==1)//flag=1乘法结束继续
);
wire [7:0]address;
                                                        add pointer <= add pointer + flag[1];
                                                    if(c[20]==1)//flag0=1对应结果<0循环结
CAR u_CAR(
                                               束
    .clk(clk),
```

```
add pointer<=add pointer+1+flag[0];
                                                   ROM_cu
    if (c[1]==1\&\&IR in!=0)
                                                   module ROM cu(
    begin
                                                        input [7:0]address,
         case (IR in)
                                                        input clk,
               8'b00000001:
                                                        output [31:0]c out
add pointer <= 8'h10;//store
                                                        );
               8'b00000010:
                                                   rom_cm u_rom(
add pointer <= 8'h 08;//load
                                                      .clka(clk),
                                                                    // input wire clka
               8'b00000011:
                                                      .ena(1),
                                                                    // input wire ena
add pointer <= 8'h18;//add
                                                     .addra(address), // input wire [7:0] addra
               8'b00000100:
                                                      .douta(c out) // output wire [31:0] douta
add pointer <= 8'h 20;//sub
                                                   );
               8'b00000101:
add pointer <= 8'h60;//jmpgez
                                                   endmodule
              8'b00000110:
add pointer <= 8'h 58;//jmp
               8'b00000111:
                                                   BR
                                                   module BR (
add pointer <= 8'h68; //halt
               8'b00001000:
                                                        input clk,
add pointer <= 8'h 50;//mpy
                                                        input reset,
               8'b00001010:
                                                        input c7,
add pointer <= 8'h 28;//and
                                                        input [15:0] MBR in,
               8'b00001011:
                                                        output [15:0] BR out
add pointer <= 8'h 30;//or
                                                   );
               8'b00001100:
                                                   reg [15:0] BR out1;
add pointer <= 8'h38;//not
                                                   always@(posedge clk)
               8'b00001101:
                                                   begin
add pointer <= 8'h48;//shl
                                                        if (!reset)
               8'b00001110:
                                                             BR out 1 \le 16'h0000;
add pointer <= 8'h 40;//shr
                                                        else if(c7==1)
                                                             BR out 1 \le MBR in;
               default:
                                                   end
add pointer <= 8'h00;//default
                                                   assign BR out = BR out1;
         endcase
                                                   endmodule
    end
    if(!reset)
                                                   ALU
         add pointer <= 0;
                                                   module ALU (
end
                                                        input clk,
assign address=add pointer;
                                                        input reset,
                                                        input [31:0]c in,
endmodule
                                                        input [15:0]ACC in,
                                                        input [15:0]BR_in,
                                                        output flag1,
```

```
output [15:0]MR,
                                                   end
    output [15:0]ALU out
                                                   else if(c in[26]==1)//乘法
                                                   begin
);
reg [15:0]ALU out reg;
                                                        mult <= ACC in*BR in;
                                                        flag1 reg<=1;//乘法完成
reg [31:0]mult;
                                                   end
//reg [15:0]alu;
                                               end
reg flag1_reg;
                                               assign flag1=flag1 reg;
reg [15:0]MR reg;
                                               assign ALU out=ALU out reg;
                                               assign MR=MR reg;
                                               endmodule
always@(posedge clk)
begin
    //alu<=ALU out reg;
    if(!reset)
                                               RAM
    begin
                                               module ram(
         ALU out reg<=16'h0000;
                                                   input clk,
         MR reg\leq=0;
                                                   input reset,
         flag1 reg<=0;
                                                   input [15:0] mbr in,
                                                   input [7:0] mar in,
    end
    else if(c in[21]==1)
                                                   input c12,
         ALU out reg<=BR in;
                                                   output [15:0]ram out
    else if(c in[22]==1)
                                                   );
         ALU out reg<=ACC in;
                                               reg wea reg=0;
    else if(c_in[9]==1)//加法
                                               ram mem u ram (
         ALU out reg<=ACC in+BR in;
                                                 .clka(clk),
                                                               // input wire clka
    else if(c in[13]==1)//减法
                                                 .wea(wea),
                                                                  // input wire [0 : 0] wea
         ALU out reg<=ACC in-BR in;
                                                 .addra(mar in), // input wire [7:0] addra
    else if(c in[15]==1)//和
                                                 .dina(mbr in),
                                                                  // input wire [15 : 0]
         ALU out reg<=ACC in&BR in;
                                               dina
    else if(c in[16]==1)//或
                                                 .douta(ram out) // output wire [15:0]
         ALU out reg<=ACC in|BR in;
                                               douta
    else if(c in[17]==1)//取反
                                               );
         ALU out reg<=~BR in;
                                               always@(posedge clk)
    else if(c in[19]==1)//逻辑右移
                                               begin
                                                   if(c12==1)//控制mbr写入mem不是无限
ALU out reg\leq={1'b0,ALU out reg[15:1]};
                                               制就可以
    else if(c in[18]==1)//逻辑左移
                                                        wea reg<=1;//读取功能在mbr管理
                                                   else
ALU out reg\leq={ALU out reg[14:0],1'b0};
                                                        wea reg\leq =0;
    else if(c in[24]==1)
                                               end
                                               assign wea=wea reg;
    begin
         ALU out reg\leq=mult[15:0];
                                               endmodule
         MR reg<=mult[31:16];
```