# EEE104 – Digital Electronics (I) Lecture 14

Dr. Ming Xu

Dept of Electrical & Electronic Engineering

XJTLU

In This Session

Flip-Flops and Related Devices

- Latches
- Edge-Triggered Flip-Flops
- Flip-Flop Applications

2

## Edge-Triggered Flip-Flops

- An **edge-triggered** flip-flop changes state at the edges of a clock pulse.
- It is identified by a small triangle at the clock
   (C) input.
- It can be either rising-edge triggered or falling edge triggered (bubble at C input).



## Edge-Triggered Flip-Flops

A Method of Edge-Triggering



.

## Edge-Triggered S-R Flip-Flops



|   | INPUTS |          | OUTPUTS |                  |           |
|---|--------|----------|---------|------------------|-----------|
| S | R      | CLK      | Q       | $\overline{Q}$   | COMMENTS  |
| 0 | 0      | X        | $Q_0$   | $\overline{Q}_0$ | No change |
| 0 | 1      | 1        | 0       | 1                | RESET     |
| 1 | 0      | 1        | 1       | 0                | SET       |
| 1 | 1      | <b>↑</b> | ?       | ?                | Invalid   |

Edge-Triggered S-R Flip-Flops

#### An Example



5

# Edge-Triggered D Flip-Flops



| INPUTS |     | OUTPUTS |           |                    |
|--------|-----|---------|-----------|--------------------|
| D      | CLK | Q       | $\bar{Q}$ | COMMENTS           |
| l      | 1   | 1       | 0         | SET (stores a 1)   |
| 0      | 1   | 0       | 1         | RESET (stores a 0) |

# Edge-Triggered J-K Flip-Flops



- The J-K flip-flop is similar to the S-R flip-flop but has no invalid state.
- When J = 1 and K = 1, the output will be toggled at the rising edge of the clock.

| J | INPUTS |     | OUTPUTS          |                  |           |
|---|--------|-----|------------------|------------------|-----------|
|   | Κ      | CLK | Q                | Q                | COMMENTS  |
| 0 | 0      | 1   | $Q_0$            | $\overline{Q}_0$ | No change |
| 0 | 1      | 1   | 0                | 1                | RESET     |
| 1 | 0      | 1   | 1                | 0                | SET       |
| 1 | 1      | 1   | $\overline{Q}_0$ | $Q_0$            | Toggle    |

7

## Edge-Triggered J-K Flip-Flops



The difference with its S-R counterpart:

- The Q output is fed back to the input of gate  $\mathsf{G}_2$ .
- The /Q output is fed back to the input of gate G<sub>1</sub>.

Edge-Triggered J-K Flip-Flops



How does it work?

- When both J and K are LOW, /S and /R are HIGH.
   Q will not change.
- When J = 1 and K = 0, /R is HIGH and /S = Q at triggering edges of CLK. If Q = 0, it will be SET. If Q = 1, no change. So Q = 1.

$$/S = \overline{1 \cdot \overline{Q} \cdot 1} = Q$$

#### Edge-Triggered J-K Flip-Flops



How does it work?

When J = 0 and K = 1, /S is HIGH and /R = /Q at triggering edges of CLK. If Q = 1, it will be RESET. If Q = 0, /R is HIGH and no change at Q. So Q = 0.

$$/R = \overline{1 \cdot Q \cdot 1} = \overline{Q}$$

## Edge-Triggered J-K Flip-Flops



How does it work?

• When both J and K are HIGH, /Q functions as the SET signal and Q functions as the RESET signal.  $S = \overline{Q}$ 

$$R = \overline{1 \cdot Q \cdot 1} = \overline{Q}$$
  $R = Q$ 

- If Q = 1, it is ready to be reset.
- If /Q = 1, it is ready to be set.

12

## Edge-Triggered J-K Flip-Flops

#### An Example



Asynchronous Preset and Clear Inputs

• **Synchronous** inputs affects the state of the flipflop only on the triggering edge of the clock.

Edge-Triggered J-K Flip-Flops

• Asynchronous inputs affect the state of the flipflop independent of the clock.



- The Clear input is used to RESET the output.
- The Preset input is used to SET the output.

## Edge-Triggered J-K Flip-Flops



How does it work?

- When /CLR = 0 and /PRE = 1, /R = 0 and /S =1. Q will be RESET.
- When /CLR = 1 and /PRE = 0, /R = 1 and /S = 10. Q will be SET.

## Flip-Flop Applications

#### Parallel Data Storage



16

15

# Flip-Flop Applications

Frequency Division

By connecting n flipflops in this way, a frequency division of 2<sup>n</sup> is achieved.





Flip-Flop Applications

Counting

Negative edgetriggered J-K flip- CLKflops are used.



