# EEE104 – Digital Electronics Lecture 17

Dr. Ming Xu

Dept of Electrical & Electronic Engineering

XJTLU

#### In This Session

- Cascaded Counters
- Counter Decoding
- Counter Applications

1

2

## **Cascaded Counters**

- **Cascading** means that the output of one counter drives the input of the next counter.
- Counters can be cascaded to achieve highermodulus operation.



#### **Cascaded Counters**



• The overall modulus of cascaded counters equals to the product of the individual moduli.

3

#### Cascaded Counters

For IC synchronous counters

- The count enable (CTEN) of counter 1 is HIGH.
- The terminal count (TC) output of counter 1 is connected to CTEN of counter 2.



5

## **Cascaded Counters**

Cascaded counters can be used as

- A higher-modulus counter
- A frequency divider to generate a lowerfrequency and synchronized clock.



#### Cascaded Counters

- At first, TC = LOW, only counter 1 counts.
- When counter 1 reaches its terminal count 9, TC
   HIGH, which enables counter 2 to increment at the rising edge of the next CLK.
- Then TC goes back to LOW.



#### **Cascaded Counters**

Truncated sequences can be realized by decoding the terminal count and then clearing the counters, e.g. a divide-by-6 counter



#### Cascaded Counters

Truncated sequences can also be realized by *loading* an initial count at the terminal count.

E.g. in a divide-by-40,000 counter, at the last count 65,535, output is HIGH, which loads a count 25,536 (63C0<sub>16</sub>).



# Counter Decoding

- In an asynchronous counter, the propagation delays create transitional states.
- They produce glitches on the output of the decoder.



### Counter Decoding

The *decoding of a counter* is to determine when a certain state appears in the sequence, e.g to decode state 6 (110).



10

## **Counter Decoding**



## **Counter Decoding**

• A remedy is to enable the decoded outputs after the transitional states.



## Counter Applications – Digital Clock



# Counter Applications – Digital Clock

The *seconds* and *minutes* counters: divide-by-60 counters



# Counter Applications – Digital Clock

