# 68HC08JL3 68HC908JL3 68HC908JL3

Advance Information

Feb 23, 1999

This document contains information on a new product. Specifications and information herein are subject to change without notice.



## **List of Sections**

| Section 1. General Description21                            |
|-------------------------------------------------------------|
| Section 2. Memory                                           |
| Section 3. Random-Access Memory (RAM)35                     |
| Section 4. Read-Only Memory (ROM)37                         |
| Section 5. Flash Memory (FLASH)39                           |
| Section 6. Configuration Register (CONFIG)45                |
| Section 7. Central Processor Unit (CPU)49                   |
| Section 8. System Integration Module (SIM)69                |
| Section 9. Oscillator (OSC)93                               |
| Section 10. Monitor ROM (MON)99                             |
| Section 11. Timer Interface Module (TIM)                    |
| Section 12. Analog-to-Digital Converter (ADC)133            |
| Section 13. I/O Ports                                       |
| Section 14. External Interrupt (IRQ)153                     |
| Section 15. Keyboard Interrupt Module (KBI)159              |
| Section 16. Computer Operating Properly (COP)167            |
| Section 17. Low Voltage Inhibit (LVI)173                    |
| Section 18. Break Module (BREAK)177                         |
| <b>Section 19. Preliminary Electrical Specifications183</b> |
| Section 20. Mechanical Specifications                       |
| Section 21. Ordering Information197                         |

MC68HC(9)08JL3 — Rev. 1.0

Advance Information

## List of Sections

# Section 1. General Description

| 1.1 | Contents                              |
|-----|---------------------------------------|
| 1.2 | Introduction                          |
| 1.3 | Features                              |
| 1.4 | MCU Block Diagram                     |
| 1.5 | Pin Assignments25                     |
| 1.6 | Pin Functions                         |
|     | Section 2. Memory                     |
| 2.1 | Contents                              |
| 2.2 | Introduction                          |
| 2.3 | I/O Section                           |
| 2.4 | Monitor ROM                           |
|     | Section 3. Random-Access Memory (RAM) |
| 3.1 | Contents                              |
| 3.2 | Introduction                          |
| 3.3 | Functional Description                |
|     | Section 4. Read-Only Memory (ROM)     |
| 4.1 | Contents                              |
| 4.2 | Introduction                          |
| 4.3 | Functional Description                |
| 1.0 | Advance Information                   |
|     |                                       |

MC68HC(9)08JL3 — Rev.

## Section 5. Flash Memory (FLASH)

| 5.1                                              | Contents                                                                                              |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| 5.2                                              | Introduction                                                                                          |
| 5.3                                              | Functional Description                                                                                |
| 5.4                                              | Flash Control Register (FLCR)40                                                                       |
| 5.5                                              | Block FLASH Erase Operation                                                                           |
| 5.6                                              | Mass FLASH Erase Operation                                                                            |
| 5.7                                              | FLASH Program Operation                                                                               |
| 5.8                                              | FLASH Protection                                                                                      |
| 5.9                                              | FLASH Protection Register (FLSPR)                                                                     |
|                                                  | Section 6. Configuration Register (CONFIG)                                                            |
| 6.1                                              | Contents                                                                                              |
| 6.2                                              | Introduction                                                                                          |
| 6.3                                              | Functional Description                                                                                |
|                                                  | Section 7. Central Processor Unit (CPU)                                                               |
| 7.1                                              | Contents                                                                                              |
| 7.2                                              | Introduction49                                                                                        |
| 7.3                                              | Features                                                                                              |
| 7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.5 | CPU Registers50Accumulator51Index Register52Stack Pointer52Program Counter53Condition Code Register53 |
| 7.5                                              | Arithmetic/Logic Unit (ALU)56                                                                         |
| 7.6<br>7.6.1                                     | Low-Power Modes                                                                                       |
|                                                  | MC68HC(9)08JL3 — Rev. 1.0                                                                             |

Advance Information

| 7.6.2                                                     | Stop Mode                                  | 57                         |
|-----------------------------------------------------------|--------------------------------------------|----------------------------|
| 7.7                                                       | CPU During Break Interrupts                | 57                         |
| 7.8                                                       | Instruction Set Summary                    | 57                         |
| 7.9                                                       | Opcode Map                                 | 57                         |
|                                                           | Section 8. System Integration Module (SIM) |                            |
| 8.1                                                       | Contents                                   | 69                         |
| 8.2                                                       | Introduction                               | 70                         |
| 8.3<br>8.3.1<br>8.3.2<br>8.3.3                            | SIM Bus Clock Control and Generation       | 73<br>73                   |
| 8.4<br>8.4.1<br>8.4.2<br>8.4.2<br>8.4.2<br>8.4.2<br>8.4.2 | Power-On Reset                             | 74<br>75<br>76<br>77<br>77 |
| 8.5<br>8.5.1<br>8.5.2<br>8.5.3                            | SIM Counter                                | 78<br>78                   |
| 8.6<br>8.6.1<br>8.6.1<br>8.6.2<br>8.6.2<br>8.6.2<br>8.6.2 | .2 SWI Instruction                         | 79<br>81<br>83<br>84<br>84 |
| 8.6.3                                                     | Reset                                      | 85                         |

|                     | 8.6.4<br>8.6.5                                                     | Break Interrupts                                                                                                                                                                                                                                          |                            |
|---------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|                     | 8.7<br>8.7.1<br>8.7.2                                              | Low-Power Modes                                                                                                                                                                                                                                           | 86                         |
|                     | 8.8<br>8.8.1<br>8.8.2<br>8.8.3                                     | SIM Registers                                                                                                                                                                                                                                             |                            |
|                     |                                                                    | Section 9. Oscillator (OSC)                                                                                                                                                                                                                               |                            |
|                     | 9.1                                                                | Contents                                                                                                                                                                                                                                                  | 93                         |
|                     | 9.2                                                                | Introduction                                                                                                                                                                                                                                              | 93                         |
|                     | 9.3<br>9.3.1<br>9.3.2                                              | Functional Description                                                                                                                                                                                                                                    | 95                         |
|                     | 9.4<br>9.4.1<br>9.4.2<br>9.4.3<br>9.4.4<br>9.4.5<br>9.4.6<br>9.4.7 | I/O Signals  Crystal Amplifier Input Pin (OSC1)  Crystal Amplifier Output Pin (OSC2/PTA6/RCCLK)  Oscillator Enable Signal (SIMOSCEN).  External Clock Source (XTALCLK)  RC-Oscillator Clock (RCCLK)  Oscillator Out 2 (2OSCOUT)  Oscillator Out (OSCOUT). | 96<br>97<br>97<br>97<br>98 |
|                     | 9.5<br>9.5.1<br>9.5.2                                              | Low Power Modes                                                                                                                                                                                                                                           | 98                         |
|                     | 9.6                                                                | Oscillator During Break Mode                                                                                                                                                                                                                              | 98                         |
|                     |                                                                    | Section 10. Monitor ROM (MON)                                                                                                                                                                                                                             |                            |
|                     | 10.1                                                               | Contents                                                                                                                                                                                                                                                  |                            |
|                     | 10.2                                                               | Introduction                                                                                                                                                                                                                                              | 99                         |
| Advance Information |                                                                    | MC68HC(9)08JI                                                                                                                                                                                                                                             | _3 — Rev. 1.0              |

| 10.3 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.4 Functional Description       101         10.4.1 Entering Monitor Mode       103         10.4.2 Data Format       105         10.4.3 Echoing       106         10.4.4 Break Signal       106         10.4.5 Commands       106         10.4.6 Baud Rate       110                                                                                                                                                                                                                                 |
| Section 11. Timer Interface Module (TIM)                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11.1 Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11.2 Introduction112                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.3 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11.4 Functional Description       113         11.4.1 TIM Counter Prescaler       115         11.4.2 Input Capture       115         11.4.3 Output Compare       115         11.4.3.1 Unbuffered Output Compare       116         11.4.3.2 Buffered Output Compare       116         11.4.4 Pulse Width Modulation (PWM)       117         11.4.4.1 Unbuffered PWM Signal Generation       118         11.4.4.2 Buffered PWM Signal Generation       119         11.4.4.3 PWM Initialization       120 |
| 11.5 Interrupts121                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11.6Wait Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11.9.5 TIM Channel Registers (TCH0H/L:TCH1H/L)                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Section 12. Analog-to-Digital Converter (Al                                                                                                                           | DC) |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 12.1 Contents                                                                                                                                                         | 133 |
| 12.2 Introduction                                                                                                                                                     | 133 |
| 12.3 Features                                                                                                                                                         | 134 |
| 12.4 Functional Description  12.4.1 ADC Port I/O Pins  12.4.2 Voltage Conversion  12.4.3 Conversion Time  12.4.4 Continuous Conversion  12.4.5 Accuracy and Precision | 135 |
| 12.5 Interrupts                                                                                                                                                       | 137 |
| 12.6 Low-Power Modes12.6.1 Wait Mode12.6.2 Stop Mode                                                                                                                  | 137 |
| 12.7 I/O Signals                                                                                                                                                      |     |
| 12.8I/O Registers.12.8.1ADC Status and Control Register.12.8.2ADC Data Register.12.8.3ADC Input Clock Register                                                        | 138 |
| Section 13. I/O Ports                                                                                                                                                 |     |
| 13.1 Contents                                                                                                                                                         | 143 |
| 13.2 Introduction                                                                                                                                                     | 143 |
| 13.3 Port A                                                                                                                                                           | 144 |
| 13.4 Port A Data Register (PTA)                                                                                                                                       | 145 |
| 13.5 Port B                                                                                                                                                           | 148 |
|                                                                                                                                                                       |     |

| 13.6 Port D                                    |
|------------------------------------------------|
| 13.6.1 Port D Data Register (PTD)              |
| 13.6.2 Data Direction Register D (DDRD)151     |
| 13.6.3 Port D Control Register (PDCR)152       |
| Section 14. External Interrupt (IRQ)           |
| 14.1 Contents                                  |
| 14.2 Introduction                              |
| 14.3 Features                                  |
| 14.4 Functional Description                    |
| 14.4.1 <u>IRQ1</u> Pin                         |
| 14.5 IRQ Module During Break Interrupts        |
| 14.6 IRQ Status and Control Register (ISCR)    |
| Section 15. Keyboard Interrupt Module (KBI)    |
| 15.1 Contents                                  |
| 15.2 Introduction                              |
| 15.3 Features                                  |
| 15.4 Functional Description                    |
| 15.4.1 Keyboard Initialization                 |
| 15.4.2 Keyboard Interrupt Registers            |
| 15.4.2.1 Keyboard status and control register: |
| 15.4.2.2 Keyboard Interrupt Enable Register    |
| 15.5 Wait Mode165                              |
| 15.6 Stop Mode                                 |
| 15.7 Keyboard Module During Break Interrupts   |
| Section 16. Computer Operating Properly (COP)  |
| 16.1 Contents                                  |
| 16.2 Introduction                              |
| 10.2 Introduction                              |

|                    | Table of Contents MOTOROLA                                                                                                                |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| dvance Information | MC68HC(9)08JL3 — Rev. 1.0                                                                                                                 |
|                    | 18.3 Features                                                                                                                             |
|                    | 18.2 Introduction                                                                                                                         |
|                    | 18.1 Contents                                                                                                                             |
|                    | Section 18. Break Module (BREAK)                                                                                                          |
|                    | Section 19 Prook Medule (PDEAK)                                                                                                           |
|                    | 17.6 Low-Power Modes                                                                                                                      |
|                    | 17.5 LVI Control Register (CONFIG2/CONFIG1)174                                                                                            |
|                    | 17.4 Functional Description                                                                                                               |
|                    | 17.3 Features                                                                                                                             |
|                    | 17.2 Introduction                                                                                                                         |
|                    | 17.1 Contents                                                                                                                             |
|                    | Section 17. Low Voltage Inhibit (LVI)                                                                                                     |
|                    | 16.9 COP Module During Break Mode                                                                                                         |
|                    | 16.8.2 Stop Mode                                                                                                                          |
|                    | 16.8 Low-Power Modes                                                                                                                      |
|                    | 16.7 Monitor Mode                                                                                                                         |
|                    | 16.6 Interrupts170                                                                                                                        |
|                    | 16.5 COP Control Register (COPCTL)170                                                                                                     |
|                    | 16.4.4       Internal Reset       169         16.4.5       Reset Vector Fetch       170         16.4.6       COPD (COP Disable)       170 |
|                    | 16.4.3       Power-On Reset.       169         16.4.4       Internal Reset.       169                                                     |
|                    | 16.4.1 2OSCOUT                                                                                                                            |
|                    | 16.4 I/O Signals                                                                                                                          |
|                    | 16.3 Functional Description                                                                                                               |

| 18.4<br>18.4.1<br>18.4.2<br>18.4.3<br>18.4.4 | CPU During Break Interrupts                       |
|----------------------------------------------|---------------------------------------------------|
| 18.5<br>18.5.1<br>18.5.2                     |                                                   |
| 18.6<br>18.6.1<br>18.6.2                     |                                                   |
| \$                                           | Section 19. Preliminary Electrical Specifications |
| 19.1                                         | Contents                                          |
| 19.2                                         | Introduction                                      |
| 19.3                                         | Absolute Maximum Ratings                          |
| 19.4                                         | Functional Operating Range185                     |
| 19.5                                         | Thermal Characteristics                           |
| 19.6                                         | 5.0V DC Electrical Characteristics                |
| 19.7                                         | 5.0V Control Timing                               |
| 19.8                                         | 5.0V Oscillator Characteristics                   |
| 19.9                                         | 3.0V DC Electrical Characteristics                |
| 19.10                                        | 3.0V Control Timing                               |
| 19.11                                        | 3.0V Oscillator Characteristics                   |
|                                              | Section 20. Mechanical Specifications             |
| 20.1                                         | Contents                                          |
| 20.2                                         | Introduction                                      |
| 20.3                                         | 16-Pin PDIP                                       |
|                                              |                                                   |

| 20.4 | 16-Pin SOIC                      |
|------|----------------------------------|
| 20.5 | 20-Pin PDIP                      |
| 20.6 | 20-Pin SOIC                      |
| 20.7 | 28-Pin PDIP                      |
| 20.8 | 28-Pin SOIC                      |
|      | Section 21. Ordering Information |
| 21.1 | Contents                         |
| 21.2 | Introduction                     |
| 21.3 | MC Order Numbers                 |

# **List of Figures**

| Figur | e Title                             | Page |  |  |
|-------|-------------------------------------|------|--|--|
| 1-1   | MCU Block Diagram                   |      |  |  |
| 1-2   | MC68HC(9)08JL3 Pin Assignments      | 25   |  |  |
| 2-1   | Memory Map                          |      |  |  |
| 2-2   | Control, Status, and Data Registers | 30   |  |  |
| 6-1   | Configuration Register (CONFIG2)    | 46   |  |  |
| 6-2   | Configuration Register (CONFIG1)    | 47   |  |  |
| 7-1   | CPU Registers                       |      |  |  |
| 7-2   | Accumulator (A)                     |      |  |  |
| 7-3   | Index Register (H:X)                |      |  |  |
| 7-4   | Stack Pointer (SP)                  |      |  |  |
| 7-5   | Program Counter (PC)                |      |  |  |
| 7-6   | Condition Code Register (CCR)       | 54   |  |  |
| 8-1   | SIM Block Diagram                   | 71   |  |  |
| 8-2   | SIM Clock Signals                   | 73   |  |  |
| 8-3   | External Reset Timing               | 75   |  |  |
| 8-4   | Internal Reset Timing               | 75   |  |  |
| 8-5   | Sources of Internal Reset           | 75   |  |  |
| 8-6   | POR Recovery                        | 76   |  |  |
| 8-7   | Interrupt Processing                | 80   |  |  |
| 8-8   | Interrupt Entry                     |      |  |  |
| 8-9   | Interrupt Recovery                  |      |  |  |
| 8-10  | Interrupt Recognition Example       |      |  |  |
| 8-11  | Interrupt Status Register 1 (INT1)  |      |  |  |
| 8-12  | Interrupt Status Register 2 (INT2)  |      |  |  |
| 8-13  | Interrupt Status Register 3 (INT3)  | 85   |  |  |
|       |                                     |      |  |  |

| Figure              |      | e Title                                 | Page                      |
|---------------------|------|-----------------------------------------|---------------------------|
|                     | 8-14 | Wait Mode Entry Timing                  | 87                        |
|                     | 8-15 | Wait Recovery from Interrupt or Break   |                           |
|                     | 8-16 | Wait Recovery from Internal Reset       |                           |
|                     | 8-17 | Stop Mode Entry Timing                  |                           |
|                     | 8-18 | Stop Mode Recovery from Interrupt or    |                           |
|                     | 8-19 | Break Status Register (BSR)             |                           |
|                     | 8-20 | Reset Status Register (RSR)             |                           |
|                     | 8-21 | Break Flag Control Register (BFCR) .    |                           |
|                     | 9-1  | Oscillator Module                       |                           |
|                     | 9-2  | Oscillator Circuit External Connections |                           |
|                     | 9-3  | RC Oscillator and External Componen     | ts96                      |
|                     | 10-1 | Entering Monitor Mode                   | 100                       |
|                     | 10-2 | Monitor Mode Circuit                    |                           |
|                     | 10-3 | Monitor Data Format                     |                           |
|                     | 10-4 | Sample Monitor Waveforms                |                           |
|                     | 10-5 | Read Transaction                        | 106                       |
|                     | 10-6 | Break Transaction                       | 106                       |
|                     | 11-1 | TIM Block Diagram                       | 113                       |
|                     | 11-2 | PWM Period and Pulse Width              |                           |
|                     | 11-3 | TIM Status and Control Register (TSC)   | )                         |
|                     | 11-4 | TIM Counter Registers (TCNTH:TCNT       | L)                        |
|                     | 11-5 | TIM Counter Modulo Registers (TMOD      | H:TMODL)                  |
|                     | 11-6 | TIM Channel Status and Control Regis    | eters (TSC0:TSC1) 128     |
|                     | 11-7 | CHxMAX Latency                          |                           |
|                     | 11-8 | TIM Channel Registers (TCH0H/L:TCH      | H1H/L)132                 |
|                     | 12-1 | ADC Block Diagram                       | 135                       |
|                     | 12-2 | ADC Status and Control Register (ADS    |                           |
|                     | 12-3 | ADC Data Register (ADR)                 |                           |
|                     | 12-4 | ADC Input Clock Register (ADICLK) .     | 141                       |
|                     | 13-1 | Port A Data Register (PTA)              |                           |
|                     | 13-2 | Data Direction Register A (DDRA)        | 145                       |
| Advance Information |      |                                         | MC68HC(9)08JL3 — Rev. 1.0 |
| 16                  |      | List of Figures                         | MOTOROLA                  |

| Figure | e Title                                                            | Page |
|--------|--------------------------------------------------------------------|------|
| 13-3   | Port A I/O Circuit                                                 | 146  |
| 13-4   | Port B Pull-up Control Register B (PUCB)                           | 147  |
| 13-5   | Port B Data Register (PTB)                                         |      |
| 13-6   | Data Direction Register B (DDRB)                                   |      |
| 13-7   | Port B I/O Circuit                                                 |      |
| 13-8   | Port D Data Register (PTD)                                         |      |
| 13-9   | Data Direction Register D (DDRD)                                   |      |
|        | Port D I/O Circuit                                                 |      |
| 13-11  | Port D Control Register (PDCR)                                     | 152  |
| 14-1   | IRQ Module Block Diagram                                           | 155  |
| 14-2   | IRQ Status and Control Register (INTSCR)                           |      |
|        | The states and some most regions (in the series) in the series and |      |
| 15-1   | Keyboard Interrupt Block Diagram                                   | 160  |
| 15-2   | Keyboard Status and Control Register (KBSCR)                       | 163  |
| 15-3   | Keyboard Interrupt Enable Register (KBIER)                         | 164  |
|        |                                                                    |      |
| 16-1   | COP Block Diagram                                                  |      |
| 16-2   | COP Control Register (COPCTL)                                      | 170  |
| 17-1   | LVI Module Block Diagram                                           | 174  |
| 17-2   | Configuration Register 2 (CONFIG2)                                 |      |
| 17-3   | Configuration Register 1 (CONFIG1)                                 |      |
|        |                                                                    |      |
| 18-1   | Break Module Block Diagram                                         |      |
| 18-2   | Break Status and Control Register (BRKSCR)                         | 180  |
| 18-3   | Break Address Registers (BRKH and BRKL)                            | 181  |
| 20-1   | 16 Din DDID (Coco #649)                                            | 104  |
| 20-1   | 16-Pin PDIP (Case #648)                                            |      |
| 20-2   | 20-Pin PDIP (Case #7318)                                           |      |
| 20-3   | 20-Pin SOIC (Case #751D)                                           |      |
| 20-5   | 28-Pin PDIP (Case #710)                                            |      |
| 20-6   | 28-Pin SOIC (Case #751F)                                           |      |
|        | = = = (===== /- /- /- /- /- /- /- /- /- /- /- /- /-                |      |

# List of Figures

## **List of Tables**

| Table | Title                               | Page |
|-------|-------------------------------------|------|
| 1-1   | Summary Package Differences         | 25   |
| 1-2   | Pin Functions                       | 26   |
| 7-1   | Instruction Set Summary             |      |
| 7-2   | Opcode Map                          | 67   |
| 8-1   | SIM I/O Register Summary            |      |
| 8-2   | Signal Name Conventions             |      |
| 8-3   | PIN Bit Set Timing                  | 74   |
| 8-4   | Interrupt Sources                   |      |
| 8-5   | SIM Registers                       | 89   |
| 10-1  | Mode Entry                          |      |
| 10-2  | Mode Differences                    |      |
| 10-3  | READ (Read Memory) Command          |      |
| 10-4  | WRITE (Write Memory) Command        |      |
| 10-5  | IREAD (Indexed Read) Command        |      |
| 10-6  | IWRITE (Indexed Write) Command      |      |
| 10-7  | READSP (Read Stack Pointer) Command |      |
| 10-8  | RUN (Run User Program) Command      |      |
| 10-9  | Monitor Baud Rate Selection         | .110 |
| 11-1  | TIM I/O Register Summary            | .114 |
| 11-2  | Prescaler Selection                 |      |
| 11-3  | Mode, Edge, and Level Selection     | .130 |
| 12-1  | ADC Register Summary                | .134 |
| 12-2  | MUX Channel Select                  | .140 |
| 12-3  | ADC Clock Divide Ratio              | .142 |
|       |                                     |      |

## List of Tables

| Table | Title                                                | Page |
|-------|------------------------------------------------------|------|
| 13-1  | I/O Port Register Summary                            | 144  |
| 13-2  | Port A Pin Functions                                 | 147  |
| 13-3  | Port B Pin Functions                                 | 149  |
| 13-4  | Port D Pin Functions                                 | 152  |
| 14-1  | IRQ I/O Port Register Summary                        | 155  |
| 15-1  | I/O Port Register Summary                            | 160  |
| 16-1  | COP I/O Register Summary                             | 168  |
| 18-1  | Break I/O Register Summary                           | 179  |
| 19-1  | Absolute Maximum Ratings                             | 184  |
| 19-2  | Operating Range                                      | 185  |
| 19-3  | Thermal Characteristics                              | 185  |
| 19-4  | DC Electrical Characteristics (VDD = 4.5 to 5.5 Vdc) |      |
| 19-5  | Control Timing (VDD = 4.5 to 5.5 Vdc)                | 188  |
| 19-6  | Oscillator Component Specifications                  |      |
| 19-7  | DC Electrical Characteristics (VDD = 2.7 to 3.3 Vdc) | 189  |
| 19-8  | Control Timing (VDD = 2.7 to 3.3 Vdc)                | 191  |
| 19-9  | Oscillator Component Specifications                  | 191  |
| 21-1  | MC Order Numbers                                     | 197  |

## Section 1. General Description

#### 1.1 Contents

| 1.2 | Introduction      |
|-----|-------------------|
| 1.3 | Features          |
| 1.4 | MCU Block Diagram |
| 1.5 | Pin Assignments2  |
| 1.6 | Pin Functions     |

#### 1.2 Introduction

The MC68HC(9)08JL3 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types.

MC68HC(9)08JL3 - Rev. 1.0

Advance Information

#### 1.3 Features

Features of the MC68HC(9)08JL3 include the following:

- High-Performance M68HC08 Architecture
- Fully Upward-Compatible Object Code with M6805, M146805, and M68HC05 Families
- Low-Power Design (Fully Static with Stop and Wait Modes)
- 5V Nominal Operating Voltage
- 3V Low-power Operating Voltage
- Up to 8MHz Internal Bus Operation
- RC-oscillator circuit or Crystal-oscillator options
- 4096 Bytes of User FLASH or ROM
- 960 Bytes of Monitor or Self-Check ROM
- 128 Bytes of On-Chip Random Access Memory (RAM)
- 12 Channel 8-bit ADC
- 7 Keyboard Interrupts
- 23 General Purpose I/O Ports for 28-pin package:
  - 7 Keyboard interrupt with internal pull-up
  - 10 LED Drivers
  - 2 x 25mA Open-drain I/O with pull-up
  - 2 ICAP/OCAP/PWM
  - 7 Keyboard Interrupts
- 15 General Purpose I/O Ports for 20-pin package:
  - 4 LED Drivers
  - 2 x 25mA Open-drain I/O with pull-up
  - 2 ICAP/OCAP/PWM
  - 1 Keyboard Interrupt (with RC oscillator option selected)
- 11 General Purpose I/O Ports for 16-pin package:
  - 1 ICAP/OCAP/PWM

- 1 Keyboard Interrupt (with RC oscillator option selected)
- System Protection Features
  - Optional Computer Operating Properly (COP) Reset
  - Illegal Opcode Detection with Optional Reset
  - Illegal Address Detection with Optional Reset
- 16-Bit, 2-Channel Timer Interface Module (TIM)
- Programmable Low Voltage Inhibit (LVI)
- FLASH/ROM Security
- In Circuit Programming (ICP)
- Master Reset Pin with Internal Pull-up and Power-On Reset
- IRQ1 with Programmable Pull-up and Schmitt-trigger Input
- Available in 16-pin PDIP, 16-pin SOIC, 20-pin PDIP, 20-pin SOIC, 28-pin PDIP, and 28-pin SOIC

#### Features of the CPU08 include the following:

- Enhanced HC05 Programming Model
- Extensive Loop Control Functions
- 16 Addressing Modes (Eight More Than the HC05)
- 16-Bit Index Register and Stack Pointer
- Memory-to-Memory Data Transfers
- Fast 8 × 8 Multiply Instruction
- Fast 16/8 Divide Instruction
- Binary-Coded Decimal (BCD) Instructions
- Optimization for Controller Applications
- Third Party C Language Support

#### 1.4 MCU Block Diagram

Figure 1-1 shows the structure of the MC68HC(9)08JL3.

MC68HC(9)08JL3 — Rev. 1.0

Advance Information



Figure 1-1. MCU Block Diagram

#### 1.5 Pin Assignments

MC68HC(9)08JL3 is available in 16-pin, 20-pin, and 28-pin packages. Figure 1-2 shows the pin assignment for all available packages.



Figure 1-2. MC68HC(9)08JL3 Pin Assignments

**Table 1-1. Summary Package Differences** 

| Pins Not Bonded Out |                      |  |  |  |  |  |  |  |
|---------------------|----------------------|--|--|--|--|--|--|--|
| 20-Pin Package      | 16-Pin Package       |  |  |  |  |  |  |  |
| PTA0-PTA5           | PTA0-PTA5            |  |  |  |  |  |  |  |
| PTD0-PTD1           | PTD0-PTD3, PTD6-PTD7 |  |  |  |  |  |  |  |

#### 1.6 Pin Functions

Description of the pin functions are provided in Table 1-2.

**Table 1-2. Pin Functions** 

| PIN NAME | PIN DESCRIPTION                                                                                                                          | IN/OUT | VOLTAGE LEVEL              |
|----------|------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------|
| VDD      | Power supply.                                                                                                                            | In     | 5.0V or 3.0V               |
| VSS      | Power supply ground                                                                                                                      | Out    | 0V                         |
| RST      | RESET input, active low. With Internal pull-up and schmitt trigger input.                                                                | Input  | VDD                        |
| ĪRQ1     | External IRQ pin. With software programmable internal pull-up and schmitt trigger input. This pin is also used for mode entry selection. | Input  | VDD to VDD+V <sub>HI</sub> |
| OSC1     | X-tal oscillator input.                                                                                                                  | In     | Analog                     |
| OSC2     | When X-tal oscillator is selected: X-tal oscillator output, this is the inverting OSC1 signal.                                           | Out    | Analog                     |
| 0302     | When RC oscillator option is selected: Default is RCCLK. PTA6/KBI6/Pull-up, software programmable.                                       | In/Out | VDD                        |
|          | 7-bit general purpose I/O port.                                                                                                          | In/Out | VDD                        |
| PTA[0:6] | Shared with 7 keyboard interrupts KBI[0:6].                                                                                              | ln     | VDD                        |
|          | Each pin has programmable internal pull-up device.                                                                                       | In     | VDD                        |
| PTB[0:7] | 8-bit general purpose I/O port.                                                                                                          | In/Out | VDD                        |
| РТБ[0.7] | Shared with 8 ADC inputs, ADC[0:7].                                                                                                      | In     | Analog                     |
|          | 8-bit general purpose I/O port.                                                                                                          | In/Out | VDD                        |
|          | PTD[3:0] shared with 4 ADC inputs, ADC[8:11].                                                                                            | Input  | Analog                     |
| PTD[0:7] | PTD[4:5] shared with TIM channels, TCH0 and TCH1.                                                                                        | In/Out | VDD                        |
|          | PTD[6:7] can be configured as 25mA open-drain output with pull-up.                                                                       | In/Out | VDD                        |

## Section 2. Memory

#### 2.1 Contents

| 2.2 | Introduction | .27  |
|-----|--------------|------|
| 2.3 | I/O Section  | . 29 |
| 2.4 | Monitor ROM  | .29  |

#### 2.2 Introduction

The CPU08 can address 64 Kbytes of memory space. The memory map, shown in **Figure 2-1**, includes:

- 4096 bytes of ROM/FLASH
- 128 bytes of RAM
- 48 bytes of user-defined vectors
- 960 bytes of Monitor ROM

| \$0000<br>↓ | I/O REGISTERS (64 BYTES)                   |  |  |  |  |  |
|-------------|--------------------------------------------|--|--|--|--|--|
| \$003F      | # 1123.6.121.16 (0121125)                  |  |  |  |  |  |
| \$0040<br>↓ | RESERVED (64 BYTES)                        |  |  |  |  |  |
| \$007F      | RESERVED (64 BY IES)                       |  |  |  |  |  |
| \$0080      | DAM (400 DVT50)                            |  |  |  |  |  |
| ↓<br>\$00FF | RAM (128 BYTES)                            |  |  |  |  |  |
| \$0100      |                                            |  |  |  |  |  |
| ↓<br>\$EBFF | UNIMPLEMENTED (60160 BYTES)                |  |  |  |  |  |
| \$EC00      | DOM/ELAQUI (4000 D)/TEQ)                   |  |  |  |  |  |
| ↓<br>\$FBFF | ROM/FLASH (4096 BYTES)                     |  |  |  |  |  |
| \$FC00      |                                            |  |  |  |  |  |
| ↓<br>\$FDFF | MONITOR ROM (512 bytes)                    |  |  |  |  |  |
| \$FE00      | BREAK STATUS REGISTER (BSR)                |  |  |  |  |  |
| \$FE01      | RESET STATUS REGISTER (RSR)                |  |  |  |  |  |
| \$FE02      | RESERVED (UBAR)                            |  |  |  |  |  |
| \$FE03      | BREAK FLAG CONTROL REGISTER (BFCR)         |  |  |  |  |  |
| \$FE04      | INTERRUPT STATUS REGISTER 1 (INT1)         |  |  |  |  |  |
| \$FE05      | INTERRUPT STATUS REGISTER 2 (INT2)         |  |  |  |  |  |
| \$FE06      | INTERRUPT STATUS REGISTER 3 (INT3)         |  |  |  |  |  |
| \$FE07      | RESERVED                                   |  |  |  |  |  |
| \$FE08      | FLASH CONTROL REGISTER (FLCR)              |  |  |  |  |  |
| \$FE09      | FLASH BLOCK PROTECT REGISTER (FLBPR)       |  |  |  |  |  |
| \$FE0A      | FLASH TEST CONTROL REGISTER (FLTCR)        |  |  |  |  |  |
| \$FE0B      | RESERVED                                   |  |  |  |  |  |
| \$FE0C      | BREAK ADDRESS HIGH REGISTER (BRKH)         |  |  |  |  |  |
| \$FE0D      | BREAK ADDRESS LOW REGISTER (BRKL)          |  |  |  |  |  |
| \$FE0E      | BREAK STATUS AND CONTROL REGISTER (BRKSCR) |  |  |  |  |  |
| \$FE0F      | RESERVED                                   |  |  |  |  |  |
| \$FE10      | MONITOR ROM (442 PVTEQ)                    |  |  |  |  |  |
| \$FFCF      | MONITOR ROM (448 BYTES)                    |  |  |  |  |  |
| \$FFD0<br>↓ | LICED VECTORS (40 DVTFS)                   |  |  |  |  |  |
| \$FFFF      | USER VECTORS (48 BYTES)                    |  |  |  |  |  |
| '           |                                            |  |  |  |  |  |

Figure 2-1. Memory Map

**Advance Information** 

MC68HC(9)08JL3 — Rev. 1.0

#### 2.3 I/O Section

Addresses \$0000–\$003F, shown in **Figure 2-2**, contain most of the control, status, and data registers. Additional I/O registers have the following addresses:

- \$FE00 (Break Status Register, BSR)
- \$FE01 (Reset Status Register, RSR)
- \$FE02 (Reserved, SUBAR)
- \$FE03 (Break Flag Control Register, BFCR)
- \$FE04 (Interrupt Status Register 1, INT1)
- \$FE05 (Interrupt Status Register 2, INT2)
- \$FE06 (Interrupt Status Register 3, INT3)
- \$FE07 (Reserved)
- \$FE08 (Flash Control Register, FLCR)
- \$FE09 (Flash Block Protect Register, FLBPR)
- \$FE0A (Flash Test Control Register, FLTCR)
- \$FE0B (Reserved)
- \$FE0C (Break Address Register High, BRKH)
- \$FE0D (Break Address Register Low, BRKL)
- \$FE0E (Break Status and Control Register, BRKSCR)
- \$FE0F (Reserved)
- \$FFFF (COP Control Register, COPCTL)

#### 2.4 Monitor ROM

The 960 bytes at addresses \$FC00-\$FDFF and \$FE10-\$FFCF are reserved ROM addresses that contain the instructions for the monitor functions. (See Section 10. Monitor ROM (MON).)

| Addr.  | Name                                |          | Bit 7  | 6       | 5       | 4       | 3       | 2       | 1       | Bit 0   |
|--------|-------------------------------------|----------|--------|---------|---------|---------|---------|---------|---------|---------|
| \$0000 | ` '                                 | R:<br>W: |        | PTA6    | PTA5    | PTA4    | PTA3    | PTA2    | PTA1    | PTA0    |
| \$0001 | Port B Data Register (PTB)          | R:<br>W: | PTB7   | PTB6    | PTB5    | PTB4    | PTB3    | PTB2    | PTB1    | PTB0    |
| \$0002 | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
| \$0003 | Port D Data Register (PTD)          | R:<br>W: | PTD7   | PTD6    | PTD5    | PTD4    | PTD3    | PTD2    | PTD1    | PTD0    |
| \$0004 | Data Direction Register A<br>(DDRA) | R:<br>W: |        | DDRA6   | DDRA5   | DDRA4   | DDRA3   | DDRA2   | DDRA1   | DDRA0   |
| \$0005 | Data Direction Register B<br>(DDRB) | VV:      | DDRB7  | DDRB6   | DDRB5   | DDRB4   | DDRB3   | DDRB2   | DDRB1   | DDRB0   |
| \$0006 | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
| \$0007 | Data Direction Register D<br>(DDRD) | R:<br>W: | DDRD7  | DDRD6   | DDRD5   | DDRD4   | DDRD3   | DDRD2   | DDRD1   | DDRD0   |
| \$0008 | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
| \$0009 | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
| \$000A | Port D Control Register (PDCR)      | R:<br>W: |        |         |         |         | SLOWD7  | SLOWD6  | PTDPU7  | PTDPU6  |
| \$000B | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
| \$000C | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
| \$000D | Port A Input Enable PTAUE)          | R:<br>W: | PTA6EN | PTAPUE6 | PTAPUE5 | PTAPUE4 | PTAPUE3 | PTAPUE2 | PTAPUE1 | PTAPUE0 |
| \$000E | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
| \$000F | Unimplemented -                     | R:<br>W: |        |         |         |         |         |         |         |         |
|        |                                     |          |        |         |         |         |         |         |         |         |

Figure 2-2. Control, Status, and Data Registers

= Unimplemented

= Reserved

| Addr.  | Name                                               |          | Bit 7  | 6      | 5      | 4      | 3      | 2         | 1      | Bit 0  |
|--------|----------------------------------------------------|----------|--------|--------|--------|--------|--------|-----------|--------|--------|
| \$0010 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0011 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0012 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0013 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0014 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0015 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0016 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0017 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0018 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$0019 | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$001A | Keyboard Status and Control Register (KBSCR)       | R:<br>W: | 0      | 0      | 0      | 0      | KEYFB  | 0<br>ACKB | IMASKB | MODEB  |
| \$001B | Keyboard Interrupt Enable Register<br>(KBIER)      | R:<br>W: |        | KBBIE6 | KBBIE5 | KBBIE4 | KBBIE3 | KBBIE2    | KBBIE1 | KBBIE0 |
| \$001C | Unimplemented                                      | R:<br>W: |        |        |        |        |        |           |        |        |
| \$001D | IRQ Status and Control Register (INTSCR)           | R:<br>W: |        |        |        |        | IRQF1  | 0<br>ACK1 | IMASK1 | MODE1  |
| \$001E | Configuration Register 2<br>(CONFIG2) <sup>†</sup> | R:<br>W: | IRQPUD | R      | R      | LVIT1  | LVIT0  | R         | R      | R      |
| \$001F | Configuration Register 1<br>(CONFIG1) <sup>†</sup> | R:<br>W: | COPRS  | R      | R      | LVID   | R      | SSREC     | STOP   | COPD   |
|        | † One-time writable register                       |          |        |        |        |        |        |           |        |        |

Figure 2-2. Control, Status, and Data Registers

= Unimplemented

= Reserved

R

| Addr.  | Name                                                  |          | Bit 7     | 6       | 5           | 4     | 3     | 2       | 1      | Bit 0  |
|--------|-------------------------------------------------------|----------|-----------|---------|-------------|-------|-------|---------|--------|--------|
| \$0020 | Timer Status and Control Register                     | R:       | TOF       | TOIE    | TSTOP       | 0     | 0     | PS3     | PS2    | PS1    |
|        | (TSC) Timer Counter Register High                     | W:<br>R: | 0         |         |             | TRST  |       |         |        | 101    |
| \$0021 | (TCNTH)                                               | W:       | Bit15     | Bit14   | Bit13       | Bit12 | Bit11 | Bit10   | Bit9   | Bit8   |
| \$0022 | Timer Counter Register Low<br>(TCNTL)                 | R:<br>W: | Bit7      | Bit6    | Bit5        | Bit4  | Bit3  | Bit2    | Bit1   | Bit0   |
| \$0023 | Timer Counter Modulo Register High (TMODH)            | R:<br>W: | Bit15     | Bit14   | Bit13       | Bit12 | Bit11 | Bit10   | Bit9   | Bit8   |
| \$0024 | Timer Counter Modulo Register Low (TMODL)             | R:<br>W: | Bit7      | Bit6    | Bit5        | Bit4  | Bit3  | Bit2    | Bit1   | Bit0   |
| \$0025 | Timer Channel 0 Status and Control<br>Register (TSC0) | R:<br>W: | CH0F<br>0 | CH0IE   | MS0B        | MS0A  | ELS0B | ELS0A   | TOV0   | CH0MAX |
| \$0026 | Timer Channel 0 Register High<br>(TCH0H)              | R:<br>W: | Bit15     | Bit14   | Bit13       | Bit12 | Bit11 | Bit10   | Bit9   | Bit8   |
| \$0027 | Timer Channel 0 Register Low<br>(TCH0L)               | R:<br>W: | Bit7      | Bit6    | Bit5        | Bit4  | Bit3  | Bit2    | Bit1   | Bit0   |
| \$0028 | Timer Channel 1 Status and Control<br>Register (TSC1) | R:<br>W: | CH1F<br>0 | CH1IE   | 0           | MS1A  | ELS1B | ELS1A   | TOV1   | CH1MAX |
| \$0029 | Timer Channel 1 Register High<br>(TCH1H)              | R:<br>W: | Bit15     | Bit14   | Bit13       | Bit12 | Bit11 | Bit10   | Bit9   | Bit8   |
| \$002A | Timer Channel 1 Register Low<br>(TCH1L)               | R:<br>W: | Bit7      | Bit6    | Bit5        | Bit4  | Bit3  | Bit2    | Bit1   | Bit0   |
| \$002B | Unimplemented -                                       | R:<br>W: |           |         |             |       |       |         |        |        |
| \$002C | Unimplemented -                                       | R:<br>W: |           |         |             |       |       |         |        |        |
| \$002D | Unimplemented -                                       | R:<br>W: |           |         |             |       |       |         |        |        |
| \$002E | Unimplemented -                                       | R:<br>W: |           |         |             |       |       |         |        |        |
| \$002F | Unimplemented -                                       | R:<br>W: |           |         |             |       |       |         |        |        |
| '      |                                                       | <br>     |           | _ Unimp | lemented    |       | R     | _ Pos   | served |        |
|        |                                                       | l        |           | - Ominp | icilicilica |       |       | = 13.65 | ei veu |        |

Figure 2-2. Control, Status, and Data Registers

| Addr.  | Name                                    |                | Bit 7 | 6         | 5        | 4   | 3   | 2     | 1      | Bit 0 |
|--------|-----------------------------------------|----------------|-------|-----------|----------|-----|-----|-------|--------|-------|
| \$0030 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0031 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0032 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0033 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0034 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0035 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0036 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0037 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0038 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$0039 | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$003A | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$003B | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
| \$003C | ADC Status and Control Register (ADSCR) | R:<br>W:       | COCO  | AIEN      | ADCO     | CH4 | CH3 | CH2   | CH1    | CH0   |
| \$003D | ADC Data Register                       | R:             | AD7   | AD6       | AD5      | AD4 | AD3 | AD2   | AD1    | AD0   |
| \$003E | (ADR) ADC Input Clock Register (ADCLK)  | W:<br>R:<br>W: | ADIV2 | ADIV1     | ADIV0    | 0   | 0   | 0     | 0      | 0     |
| \$003F | Unimplemented                           | R:<br>W:       |       |           |          |     |     |       |        |       |
|        |                                         |                |       | ] = Unimp | lemented |     | R   | = Res | served |       |

Figure 2-2. Control, Status, and Data Registers

| Addr.          | Name                                   |          | Bit 7  | 6       | 5        | 4     | 3     | 2            | 1        | Bit 0 |
|----------------|----------------------------------------|----------|--------|---------|----------|-------|-------|--------------|----------|-------|
| \$FE00         | SIM Break Status Register<br>(BSR)     | R:<br>W: | R      | R       | R        | R     | R     | R            | SBSW     | R     |
| \$FE01         | SIM Reset Status Register              | R:       | POR    | PIN     | COP      | ILOP  | ILAD  | MODRST       | LVI      | 0     |
| ψ. 201         | (RSR)                                  | W:       |        |         |          |       |       |              |          |       |
| \$FE02         | Unimplemented                          | R:<br>W: |        |         |          |       |       |              |          |       |
| \$FE03         | Break Flag Control Register<br>(BFCR)  | R:<br>W: | BCFE   | R       | R        | R     | R     | R            | R        | R     |
| \$FE04         | Interrupt Status Register 1            | R:       | 0      | IF5     | IF4      | IF3   | 0     | IF1          | 0        | 0     |
| Ų. <b>–</b> Ū. | (INT1)                                 | W:       | R      | R       | R        | R     | R     | R            | R        | R     |
| \$FE05         | Interrupt Status Register 2            | R:       | IF14   | 0       | 0        | 0     | 0     | 0            | 0        | 0     |
| ,              | (INT2)                                 | W:       | R      | R       | R        | R     | R     | R            | R        | R     |
| \$FE06         | Interrupt Status Register 3            | R:       | 0      | 0       | 0        | 0     | 0     | 0            | 0        | IF15  |
|                | (INT3)                                 | W:       | R      | R       | R        | R     | R     | R            | R        | R     |
| \$FE07         | Unimplemented                          | R:<br>W: |        |         |          |       |       |              |          |       |
| <b>^</b>       | Flash Control Register                 | R:       | 0      | 0       | 0        | 0     |       |              |          |       |
| \$FE08         | (FLCR)                                 | W:       |        |         |          |       | HVEN  | MASS         | ERASE    | PGM   |
| \$FE09         | Flash Protection Register (FLSPR)      | R:<br>W: | BPR7   | BPR6    | BPR5     | BPR4  | BPR3  | BPR2         | BPR1     | BPR0  |
| \$FE0A         | Flash Test Control Register<br>(FLTCR) | R:<br>W: |        | REVTUN  |          |       |       | TMSO<br>TMSI | 0<br>TMR | TMSE  |
| \$FE0B         | Unimplemented                          | R:<br>W: |        |         |          |       |       |              |          |       |
| \$FE0C         | Break Address Register High<br>(BRKH)  | R:<br>W: | Bit15  | Bit14   | Bit13    | Bit12 | Bit11 | Bit10        | Bit9     | Bit8  |
| \$FE0D         | Break Address Register Low<br>(BRKL)   | R:<br>W: | Bit7   | Bit6    | Bit5     | Bit4  | Bit3  | Bit2         | Bit1     | Bit0  |
| \$FE0E         | Break Status and Control Register      | R:       | BRKE   | BRKA    | 0        | 0     | 0     | 0            | 0        | 0     |
| φΓΕUΕ          | (BRKSCR)                               | W:       | DIVINE | DIXIVA  |          |       |       |              |          |       |
| \$FE0F         | Unimplemented                          | R:<br>W: |        |         |          |       |       |              |          |       |
| г              |                                        |          |        |         |          |       |       |              |          |       |
| \$FFFF         | COP Control Register (COPCTL)          | R:<br>W: | ,      |         |          |       |       |              |          |       |
|                |                                        |          |        | = Unimp | lemented |       | R     | = Res        | served   |       |

Figure 2-2. Control, Status, and Data Registers

## Section 3. Random-Access Memory (RAM)

#### 3.1 Contents

| 3.2 | Introduction           | . 35 |
|-----|------------------------|------|
| 3.3 | Functional Description | .35  |

#### 3.2 Introduction

This section describes the 128 bytes of RAM.

#### 3.3 Functional Description

Addresses \$0080 through \$00FF are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space.

**NOTE:** For correct operation, the stack pointer must point only to RAM locations.

Within page zero are 128 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF, direct addressing mode instructions can access efficiently all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables.

Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers.

**NOTE:** For M6805 compatibility, the H register is not stacked.

MC68HC(9)08JL3 - Rev. 1.0

Advance Information

### **Random-Access Memory (RAM)**

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls.

NOTE:

Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation.

## Section 4. Read-Only Memory (ROM)

#### 4.1 Contents

| 4.2 | Introduction           | 1 |
|-----|------------------------|---|
| 4.3 | Functional Description | 7 |

#### 4.2 Introduction

This section describes the 4 KBytes of read-only memory (ROM) and 48 bytes of user vectors, available on the HC08JL3 device (ROM part).

## 4.3 Functional Description

These addresses are user ROM locations:

\$EC00 - \$FBFF

\$FFD0 - \$FFFF (These locations are reserved for user-defined interrupt and reset vectors.)

**NOTE:** A secutiry feature prevents viewing of the ROM contents.<sup>1</sup>

MC68HC(9)08JL3 - Rev. 1.0

<sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the ROM contents difficult for unauthorized users.



## Section 5. Flash Memory (FLASH)

#### 5.1 Contents

| 5.2 | Introduction                      | .39 |
|-----|-----------------------------------|-----|
| 5.3 | Functional Description            | .40 |
| 5.4 | Flash Control Register (FLCR)     | .40 |
| 5.5 | Block FLASH Erase Operation       | .41 |
| 5.6 | Mass FLASH Erase Operation        | .42 |
| 5.7 | FLASH Program Operation           | .42 |
| 5.8 | FLASH Protection                  | .43 |
| 5.9 | FLASH Protection Register (FLSPR) | .44 |

#### 5.2 Introduction

This section describes the operation of the embedded FLASH memory, available on the HC908JL3 device (FLASH part). The FLASH memory can be read, programmed, and erased from a single external supply through the use of on-board charge pumps for program and erase.

MC68HC(9)08JL3 - Rev. 1.0

## 5.3 Functional Description

The FLASH memory consists of an array of 4K bytes for user memory plus a small block of 48 bytes for user interrupt vectors. The FLASH memory is block erasable. The minimum erasable block size is 64 bytes. Program and erase operations are facilitated through control bits in a register called Flash Control Register (FLCR). The address ranges for the FLASH memory are shown as follows.

- \$EC00 \$FBFF (User Memory, 4096 bytes)
- \$FFD0 \$FFFF (User Interrupt Vectors, 48 bytes)

### 5.4 Flash Control Register (FLCR)

The FLASH Control Register controls FLASH program and erase operations.

| Register Name          |    | Bit 7 | 6 | 5 | 4 | 3      | 2      | 1      | Bit 0 | Addr.  |
|------------------------|----|-------|---|---|---|--------|--------|--------|-------|--------|
| Flash Control Register | R: | 0     | 0 | 0 | 0 | HVEN   | MASS   | ERASE  | PGM   | \$FE08 |
| (FLCR)                 | W: |       |   |   |   | IIVLIN | IVIAGG | LIVAGE | FOIVI | ψι Ευσ |
| Reset:                 |    | 0     | 0 | 0 | 0 | 0      | 0      | 0      | 0     | _      |

#### HVEN — High Voltage Enable Bit

This read/write bit enables high voltage from the charge pump to the memory for either program or erase operation. It can only be set if either PGM or ERASE is high and the sequence for erase or program/verify is followed.

- 1 = High voltage enabled to array and charge pump on
- 0 = High voltage disabled to array and charge pump off

#### MASS — Mass Erase Control Bit

This read/write bit configures the memory for mass erase operation or block erase operation when the ERASE bit is set.

- 1 = Mass Erase operation selected
- 0 = Block Erase operation selected

Advance Information

MC68HC(9)08JL3 — Rev. 1.0

#### ERASE — Erase Control Bit

This read/write bit configures the memory for erase operation. This bit and the PGM bit should not be set to 1 at the same time.

- 1 = Erase operation selected
- 0 = Erase operation not selected

#### PGM — Program Control Bit

This read/write bit configures the memory for program operation. This bit and the ERASE bit should not be set to 1 at the same time.

- 1 = Program operation selected
- 0 = Program operation not selected

#### 5.5 Block FLASH Erase Operation

Use the following procedure to erase a block of FLASH memory. A block consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80 or \$XXC0. The 48-byte User Interrupt Vectors area also forms a block. Any block within the 4K bytes User Memory area (\$EC00 - \$FBFF) can be erased alone. The 48-byte User Interrupt Vector blocks can not be erased alone due to security concern. Mass erase is required to erase this block.

- Set the ERASE bit and clear the MASS bit in the FLASH Control Register.
- 2. Write any data to any FLASH location within the address range of the block to be erased.
- 3. Wait for a time,  $t_{nvs}$  (10 $\mu$ s).
- 4. Set the HVEN bit.
- 5. Wait for a time t<sub>FRASF</sub> (1ms).
- 6. Clear the ERASE bit.
- 7. Wait for a time,  $t_{nvh}$  (5µs).
- 8. Clear the HVEN bit.
- 9. After time,  $t_{rcv}$  (1 $\mu$ s), the memory can be accessed in read mode again.

**NOTE:** 

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

## 5.6 Mass FLASH Erase Operation

Use the following procedure to erase the entire FLASH memory:

- Set both the ERASE bit and the MASS bit in the FLASH Control Register.
- 2. Write any data to any FLASH location within the FLASH memory address range.
- 3. Wait for a time,  $t_{nvs}$  (10 $\mu$ s).
- 4. Set the HVEN bit.
- 5. Wait for a time t<sub>ERASE</sub> (4ms).
- 6. Clear the ERASE bit.
- 7. Wait for a time,  $t_{nvh1}$  (100 $\mu$ s).
- 8. Clear the HVEN bit.
- 9. After time,  $t_{rcv}$  (1 $\mu$ s), the memory can be accessed in read mode again.

NOTE:

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

## 5.7 FLASH Program Operation

Programming of the FLASH memory is done on a row basis. A row consists of 32 consecutive bytes starting from addresses \$XX00, \$XX20, \$XX40, \$XX60, \$XX80, \$XXA0, \$XXC0 or \$XXE0. The procedure for programming a page of the FLASH memory is outlined below:

1. Set the PGM bit. This configures the memory for program

- operation and enables the latching of address and data for programming.
- 2. Write any data to any FLASH location within the address range of the row to be programmed.
- 3. Wait for a time,  $t_{nvs}$  (10 $\mu$ s).
- 4. Set the HVEN bit.
- 5. Wait for a time,  $t_{pas}$  (5 $\mu$ s).
- 6. Write data to the byte being programmed.
- Wait for time, t<sub>PROG</sub> (30μs).
- 8. Repeat step 6 and 7 until all the bytes within the row are programmed.
- 9. Clear the PGM bit.
- 10. Wait for time, t<sub>nvh</sub> (5μs).
- 11. Clear the HVEN bit.
- 12. After time,  $t_{rcv}$  (1 $\mu$ s), the memory can be accessed in read mode again.

This program sequence is repeated throughout the memory until all data is programmed. For minimum overall programming time and least program disturb effect, the sequence should be part of an intelligent operation which iterates per row.

NOTE:

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

#### 5.8 FLASH Protection

Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH Protection Register (FLSPR). The FLSPR determines the range of the

MC68HC(9)08JL3 — Rev. 1.0

FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLSPR and ends to the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations.

When the FLSPR is cleared (all 0's), the entire FLASH memory is protected from being programmed and erased. When all the bits are set, the entire FLASH memory is accessible for program and erase.

## 5.9 FLASH Protection Register (FLSPR)

The FLASH Protection Register is implemented as an 8-bit I/O register. The 7 most significant bits of the 8-bit content of this register determines the starting location of the protected range within the FLASH memory.

| Register Name             |    | Bit 7 | 6     | 5     | 4     | 3     | 2     | 1     | Bit 0 | Addr.  |
|---------------------------|----|-------|-------|-------|-------|-------|-------|-------|-------|--------|
| Flash Protection Register | R: | BPR7  | BPR6  | BPR5  | BPR4  | BPR3  | BPR2  | BPR1  | BPR0  | \$FE09 |
| /ELCDD\                   | W: | DEIXI | DEIXO | DEIXO | DEIX4 | DEIXO | DEIXZ | DEIXI | DEIXO | ψι L09 |
| Reset:                    |    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | -      |

BPR[7:0] — FLASH Protection Register Bit 7 to Bit 0

BPR[7:1] specifies bit-12  $\sim$  bit-6 of the FLASH memory address from where the memory is to be protected. Memory is protected starting from this location to the end of the FLASH memory. BPR[0] is not used.

\$00-\$60 = The entire FLASH memory is protected.

\$62 = Protected range: \$EC40 - \$FFFF.

\$64 = Protected range: \$EC80 - \$FFFF.

\$68 = Protected range: \$ECC0 - \$FFFF.

\$DE = Protected range: \$FBC0 - \$FFFF.

\$FE = Protected range: \$FFC0 - \$FFFF.

\$FF = The entire FLASH memory is not protected.

## Section 6. Configuration Register (CONFIG)

#### 6.1 Contents

| 6.2 | Introduction           | .45 |
|-----|------------------------|-----|
| 6.3 | Functional Description | .46 |

#### 6.2 Introduction

This section describes the configuration register (CONFIG). The configuration register enables or disables the following options:

- Stop mode recovery time (32 OSCCLK cycles or 4096 OSCCLK cycles)
- STOP instruction
- Computer operating properly module (COP)
- COP reset period (COPRS), (2<sup>13</sup>–2<sup>4</sup>)×OSCXCLK or (2<sup>18</sup>–2<sup>4</sup>)×OSCXCLK
- Enable LVI circuit
- Select LVI voltage

## **Configuration Register (CONFIG)**

## 6.3 Functional Description

The configuration register is used in the initialization of various options. The configuration register can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the MCU it is recommended that this register be written immediately after reset. The configuration register is located at \$001E and \$001F. For compatibility, a write to a ROM version of the MCU at this location will have no effect. The configuration register may be read at anytime.

#### **NOTE:**

The CONFIG module is known as an MOR (mask option register) on a ROM device. For references in the documentation which refer to the MOR (Mask Option Register), the CONFIG would be applicable for the EPROM/OTPROM version of the device.



Figure 6-1. Configuration Register (CONFIG2)

IRQPUD — IRQ1 Pin Pull-up control bit

1 = Internal Pull-up is disconnected

0 = Internal Pull-up is connected between  $\overline{IRQ1}$  pin and  $V_{DD}$ 

LVIT1, LVIT0 — Low Voltage Inhibit trip voltage selection bits

Detail description of the LVI control signals is given in Section 17.



Figure 6-2. Configuration Register (CONFIG1)

COPRS — COP reset period selection bit

1 = COP reset cycle =  $(2^{13} - 2^4) \times 20$ SCOUT

 $0 = COP reset cycle = (2^{18} - 2^4) \times 2OSCOUT$ 

LVID — Low Voltage Inhibit Disable Bit

1 = Low Voltage Inhibit disabled

0 = Low Voltage Inhibit enabled

SSREC — Short Stop Recovery Bit

SSREC enables the CPU to exit stop mode with a delay of 32 OSCXCLK cycles instead of a 4096 2OSCOUT cycle delay.

1 = Stop mode recovery after 32 2OSCOUT cycles

0 = Stop mode recovery after 4096 2OSCOUT cycles

**NOTE:** Exiting stop mode by pulling reset will result in the long stop recovery.

If using an external crystal, do not set the SSREC bit.

STOP enables the STOP instruction.

1 = STOP instruction enabled

0 = STOP instruction treated as illegal opcode

COPD — COP Disable Bit

COPD disables the COP module. (See Section 16. Computer Operating Properly (COP).)

1 = COP module disabled

0 = COP module enabled

# Configuration Register (CONFIG)

## Section 7. Central Processor Unit (CPU)

#### 7.1 Contents

| 7.2   | Introduction                  |
|-------|-------------------------------|
| 7.3   | Features                      |
| 7.4   | CPU Registers                 |
| 7.4.1 | Accumulator                   |
| 7.4.2 | Index Register                |
| 7.4.3 | Stack Pointer                 |
| 7.4.4 | Program Counter               |
| 7.4.5 | Condition Code Register       |
| 7.5   | Arithmetic/Logic Unit (ALU)56 |
| 7.6   | Low-Power Modes               |
| 7.6.1 | Wait Mode                     |
| 7.6.2 | Stop Mode                     |
|       |                               |
| 7.7   | CPU During Break Interrupts   |
| 7.7   | CPU During Break Interrupts   |

### 7.2 Introduction

The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture.

MC68HC(9)08JL3 - Rev. 1.0

## **Central Processor Unit (CPU)**

#### 7.3 Features

- Object code fully upward-compatible with M68HC05 Family
- 16-bit stack pointer with stack manipulation instructions
- 16-bit index register with x-register manipulation instructions
- 8-MHz CPU internal bus frequency
- 64-Kbyte program/data memory space
- 16 addressing modes
- Memory-to-memory data moves without using accumulator
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- Enhanced binary-coded decimal (BCD) data handling
- Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes
- Low-power stop and wait modes

## 7.4 CPU Registers

**Figure 7-1** shows the five CPU registers. CPU registers are not part of the memory map.



Figure 7-1. CPU Registers

#### 7.4.1 Accumulator

The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.



Figure 7-2. Accumulator (A)

## **Central Processor Unit (CPU)**

#### 7.4.2 Index Register

The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.

The index register can serve also as a temporary data storage location.



Figure 7-3. Index Register (H:X)

#### 7.4.3 Stack Pointer

The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand.



Figure 7-4. Stack Pointer (SP)

**NOTE:** 

The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations.

#### 7.4.4 Program Counter

The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state.



Figure 7-5. Program Counter (PC)

## 7.4.5 Condition Code Register

The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and

MC68HC(9)08JL3 — Rev. 1.0

## **Central Processor Unit (CPU)**

5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register.



Figure 7-6. Condition Code Register (CCR)

#### V — Overflow Flag

The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.

1 = Overflow

0 = No overflow

#### H — Half-Carry Flag

The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor.

1 = Carry between bits 3 and 4

0 = No carry between bits 3 and 4

#### I — Interrupt Mask

When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched.

1 = Interrupts disabled

0 = Interrupts enabled

#### **NOTE:**

To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions.

After the I bit is cleared, the highest-priority interrupt request is serviced first.

A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI).

#### N — Negative flag

The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result.

1 = Negative result

0 = Non-negative result

#### Z — Zero flag

The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00.

1 = Zero result

0 = Non-zero result

## **Central Processor Unit (CPU)**

### C — Carry/Borrow Flag

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag.

1 = Carry out of bit 7

0 = No carry out of bit 7

## 7.5 Arithmetic/Logic Unit (ALU)

The ALU performs the arithmetic and logic operations defined by the instruction set.

Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU.

#### 7.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 7.6.1 Wait Mode

#### The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

#### 7.6.2 Stop Mode

The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

## 7.7 CPU During Break Interrupts

If a break module is present on the MCU, the CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted.

## 7.8 Instruction Set Summary

## 7.9 Opcode Map

See Table 7-2.

**Table 7-1. Instruction Set Summary** 

| Source<br>Form                                                                                  | Operation                              | Description                           | Effect on CCR |          |   |          |          |          | Address<br>Mode                                                         | Opcode                                           | Operand                                         | les                                  |
|-------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------|---------------|----------|---|----------|----------|----------|-------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| 1 01111                                                                                         |                                        |                                       | V             | Н        | ı | N        | z        | С        | Add                                                                     | obc                                              | Ope                                             | Cycles                               |
| ADC #opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP             | Add with Carry                         | $A \leftarrow (A) + (M) + (C)$        | <b>‡</b>      | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>1</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2                                          | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,X<br>ADD opr,SP<br>ADD opr,SP          | Add without Carry                      | $A \leftarrow (A) + (M)$              | <b>1</b>      | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2                                          | AB BB CB DB EB FB 9EEB 9EDB                      | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| AIS #opr                                                                                        | Add Immediate Value (Signed) to SP     | $SP \leftarrow (SP) + (16   ^{w}  M)$ | -             | -        | - | -        | -        | -        | IMM                                                                     | A7                                               | ii                                              | 2                                    |
| AIX #opr                                                                                        | Add Immediate Value (Signed) to H:X    | H:X ← (H:X) + (16 « M)                | -             | -        | _ | -        | -        | -        | IMM                                                                     | AF                                               | ii                                              | 2                                    |
| AND #opr<br>AND opr<br>AND opr,<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND                            | $A \leftarrow (A) \ \& \ (M)$         | 0             | _        | _ | \$       | <b>‡</b> | _        | IMM DIR EXT IX2 IX1 IX SP1 SP2                                          | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP                                    | Arithmetic Shift Left<br>(Same as LSL) | C 0 0 b0                              | <b>‡</b>      | _        | _ | <b>‡</b> | <b>‡</b> | \$       | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                   | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                                 | Arithmetic Shift Right                 | b7 b0                                 | <b>‡</b>      | _        | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                   | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| BCC rel                                                                                         | Branch if Carry Bit Clear              | PC ← (PC) + 2 + rel ? (C) = 0         | -             | -        | - | [-       | -        | -        | REL                                                                     | 24                                               | rr                                              | 3                                    |
| BCLR n, opr                                                                                     | Clear Bit n in M                       | Mn ← 0                                | _             | _        | _ | _        | _        | _        | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D           | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd    | 4<br>4<br>4<br>4<br>4<br>4<br>4      |

Advance Information

MC68HC(9)08JL3 — Rev. 1.0

**Table 7-1. Instruction Set Summary** 

| Source<br>Form                                                                         | Operation                                            | Description                                               |   | E | ffe<br>C | ct c     | n        |   | Address<br>Mode                                     | ode                                              | Operand                                         | es                                   |
|----------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------|---|---|----------|----------|----------|---|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                   |                                                      |                                                           | ٧ | Н | ı        | N        | z        | С | Add                                                 | Opcode                                           | Ope                                             | Cycles                               |
| BCS rel                                                                                | Branch if Carry Bit Set (Same as BLO)                | PC ← (PC) + 2 + rel? (C) = 1                              | - | - | -        | -        | _        | - | REL                                                 | 25                                               | rr                                              | 3                                    |
| BEQ rel                                                                                | Branch if Equal                                      | PC ← (PC) + 2 + rel? (Z) = 1                              | - | _ | -        | -        | -        | - | REL                                                 | 27                                               | rr                                              | 3                                    |
| BGE opr                                                                                | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$          | _ | - | -        | -        | _        | - | REL                                                 | 90                                               | rr                                              | 3                                    |
| BGT opr                                                                                | Branch if Greater Than (Signed Operands)             | $PC \leftarrow (PC) + 2 + rel? (Z) \mid (N \oplus V) = 0$ | _ | - | _        | -        | _        | - | REL                                                 | 92                                               | rr                                              | 3                                    |
| BHCC rel                                                                               | Branch if Half Carry Bit Clear                       | $PC \leftarrow (PC) + 2 + rel? (H) = 0$                   | - | - | -        | -        | -        | - | REL                                                 | 28                                               | rr                                              | 3                                    |
| BHCS rel                                                                               | Branch if Half Carry Bit Set                         | PC ← (PC) + 2 + rel? (H) = 1                              | - | - | -        | -        | -        | - | REL                                                 | 29                                               | rr                                              | 3                                    |
| BHI rel                                                                                | Branch if Higher                                     | $PC \leftarrow (PC) + 2 + rel?(C)   (Z) = 0$              | - | _ | _        | _        | _        | - | REL                                                 | 22                                               | rr                                              | 3                                    |
| BHS rel                                                                                | Branch if Higher or Same<br>(Same as BCC)            | PC ← (PC) + 2 + rel ? (C) = 0                             | _ | _ | _        | _        | _        | - | REL                                                 | 24                                               | rr                                              | 3                                    |
| BIH rel                                                                                | Branch if IRQ Pin High                               | PC ← (PC) + 2 + <i>rel</i> ? ĪRQ = 1                      | - | _ | -        | -        | -        | - | REL                                                 | 2F                                               | rr                                              | 3                                    |
| BIL rel                                                                                | Branch if IRQ Pin Low                                | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$       | - | - | -        | -        | -        | - | REL                                                 | 2E                                               | rr                                              | 3                                    |
| BIT #opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT opr,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test                                             | (A) & (M)                                                 | 0 | _ | _        | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| BLE opr                                                                                | Branch if Less Than or Equal To (Signed Operands)    | $PC \leftarrow (PC) + 2 + rel? (Z) \mid (N \oplus V) = 1$ | _ | - | _        | -        | _        | - | REL                                                 | 93                                               | rr                                              | 3                                    |
| BLO rel                                                                                | Branch if Lower (Same as BCS)                        | PC ← (PC) + 2 + rel? (C) = 1                              | - | - | -        | -        | -        | - | REL                                                 | 25                                               | rr                                              | 3                                    |
| BLS rel                                                                                | Branch if Lower or Same                              | PC ← (PC) + 2 + rel? (C)   (Z) = 1                        | - | - | -        | -        | -        | - | REL                                                 | 23                                               | rr                                              | 3                                    |
| BLT opr                                                                                | Branch if Less Than (Signed Operands)                | PC ← (PC) + 2 + rel? (N ⊕ V) =1                           | - | - | -        | -        | -        | - | REL                                                 | 91                                               | rr                                              | 3                                    |
| BMC rel                                                                                | Branch if Interrupt Mask Clear                       | PC ← (PC) + 2 + rel? (I) = 0                              | - | _ | _        | _        | -        | - | REL                                                 | 2C                                               | rr                                              | 3                                    |
| BMI rel                                                                                | Branch if Minus                                      | PC ← (PC) + 2 + rel? (N) = 1                              | - | _ | _        | _        | -        | - | REL                                                 | 2B                                               | rr                                              | 3                                    |
| BMS rel                                                                                | Branch if Interrupt Mask Set                         | PC ← (PC) + 2 + rel? (I) = 1                              | _ | _ | _        | _        | _        | _ | REL                                                 | 2D                                               | rr                                              | 3                                    |
| BNE rel                                                                                | Branch if Not Equal                                  | $PC \leftarrow (PC) + 2 + rel?(Z) = 0$                    | _ | _ | _        | _        | _        | _ | REL                                                 | 26                                               | rr                                              | 3                                    |
| BPL rel                                                                                | Branch if Plus                                       | $PC \leftarrow (PC) + 2 + rel? (N) = 0$                   | _ | _ | _        | _        | _        | _ | REL                                                 | 2A                                               | rr                                              | 3                                    |
| BRA rel                                                                                | Branch Always                                        | PC ← (PC) + 2 + <i>rel</i>                                |   | _ |          | _        | _        | _ | REL                                                 | 20                                               | rr                                              | 3                                    |

**Table 7-1. Instruction Set Summary** 

| Source<br>Form                                                                                        | Operation                         | Description                                                                                                                                                                                                                                                                                                                                                           |   | E |   | ct c | n |          | Address<br>Mode                                                         | ope                                          | rand                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | es                                   |
|-------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|------|---|----------|-------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Form                                                                                                  | -                                 | -                                                                                                                                                                                                                                                                                                                                                                     | ٧ | Н | ı | N    | z | С        | Add                                                                     | Opcode                                       | dd rr ii rr ii rr ii rr ff rr rr ff rr rr ff rr | Cycles                               |
| BRCLR n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + rel? (Mn) = 0                                                                                                                                                                                                                                                                                                                                         | _ | _ | _ | _    | _ | \$       | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D       | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BRN rel                                                                                               | Branch Never                      | PC ← (PC) + 2                                                                                                                                                                                                                                                                                                                                                         | _ | - | _ | _    | _ | -        | REL                                                                     | 21                                           | rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3                                    |
| BRSET n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Set   | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1                                                                                                                                                                                                                                                                                                                                 | _ | _ | _ | _    | _ | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BSET n,opr                                                                                            | Set Bit <i>n</i> in M             | Mn ← 1                                                                                                                                                                                                                                                                                                                                                                |   | _ | _ | _    | _ | _        | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4<br>4<br>4<br>4<br>4<br>4<br>4      |
| BSR rel                                                                                               | Branch to Subroutine              | $PC \leftarrow (PC) + 2; push (PCL)$ $SP \leftarrow (SP) - 1; push (PCH)$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$                                                                                                                                                                                                                                         | - | Ī | _ | _    | _ | _        | REL                                                                     | AD                                           | rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4                                    |
| CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal       | $\begin{array}{l} PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel \ ? \ (A) - (M) = \$00 \end{array}$ | _ | ı | _ | _    | _ | _        | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1                                 | 31<br>41<br>51<br>61<br>71<br>9E61           | ii rr<br>ii rr<br>ff rr<br>rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5<br>4<br>4<br>5<br>4<br>6           |
| CLC                                                                                                   | Clear Carry Bit                   | C ← 0                                                                                                                                                                                                                                                                                                                                                                 | _ | - | _ | -    | _ | 0        | INH                                                                     | 98                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                    |
| CLI                                                                                                   | Clear Interrupt Mask              | I ← 0                                                                                                                                                                                                                                                                                                                                                                 | _ | - | 0 | _    | - | _        | INH                                                                     | 9A                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2                                    |
| CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP                                  | Clear                             | $\begin{array}{l} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \end{array}$                                                                                                                                                                   | 0 | _ | _ | 0    | 1 | -        | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1                            | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F     | dd<br>ff<br>ff                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>1<br>1<br>1<br>3<br>2<br>4      |

**Table 7-1. Instruction Set Summary** 

| Source                                                                                         | Operation                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          | E |   | ct o     | on       |          | e e                                   | ode                                              | Operand                                         | es                                   |
|------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|----------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                           | •                                | '                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ٧        | Н | I | N        | z        | С        | Address<br>Mode                       | Opcode                                           | Oper                                            | Cycles                               |
| CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP,X<br>CMP opr,SP<br>CMP opr,SP  | Compare A with M                 | (A) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2        | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1         | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP                                   | Complement (One's Complement)    | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$                                                                                                                                                                                                                                       | 0        | _ | _ | <b>‡</b> | <b>‡</b> | 1        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| CPHX #opr<br>CPHX opr                                                                          | Compare H:X with M               | (H:X) – (M:M + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>‡</b> | - | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR                            | 65<br>75                                         | ii ii+1<br>dd                                   | 3<br>4                               |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX ,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M                 | (X) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2        | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| DAA                                                                                            | Decimal Adjust A                 | (A) <sub>10</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | U        | - | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH                                   | 72                                               |                                                 | 2                                    |
| DBNZ opr,rel DBNZA rel DBNZX rel DBNZ opr,X,rel DBNZ X,rel DBNZ opr,SP,rel                     | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - \\ & 1 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 4 + rel? \text{ (result)} \neq 0 \end{array}$ | _        | _ | _ | _        | _        | _        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B               | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr       | 5<br>3<br>5<br>4<br>6                |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP                                   | Decrement                        | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$                                                                                                                                                                                                                                            | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| DIV                                                                                            | Divide                           | $A \leftarrow (H:A)/(X)$ $H \leftarrow Remainder$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _        | _ | _ | -        | <b>‡</b> | <b>‡</b> | INH                                   | 52                                               |                                                 | 7                                    |

**Table 7-1. Instruction Set Summary** 

| Source<br>Form                                                                                   | Operation                           | Description                                                                                                                                                                                                                                                                                    |          | E |   | ct c     |          |          | Address<br>Mode                                     | ode                                              | Operand                                         | es                                   |
|--------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                             | ·                                   |                                                                                                                                                                                                                                                                                                | ٧        | Н | I | N        | z        | С        | Addı                                                | Opcode                                           | Ope                                             | Cycles                               |
| EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X<br>EOR opr,SP<br>EOR opr,SP              | Exclusive OR M with A               | $A \leftarrow (A \oplus M)$                                                                                                                                                                                                                                                                    | 0        | _ | _ | \$       | <b>‡</b> | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8         | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP                                     | Increment                           | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) + 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \end{aligned}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X                                           | Jump                                | PC ← Jump Address                                                                                                                                                                                                                                                                              | _        | _ | _ | _        | _        | _        | DIR<br>EXT<br>IX2<br>IX1                            | BC<br>CC<br>DC<br>EC<br>FC                       | dd<br>hh II<br>ee ff<br>ff                      | 2<br>3<br>4<br>3<br>2                |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X                                           | Jump to Subroutine                  | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) – 1<br>Push (PCH); SP $\leftarrow$ (SP) – 1<br>PC $\leftarrow$ Unconditional Address                                                                                                                        | _        | _ | _ | _        | _        | _        | DIR<br>EXT<br>IX2<br>IX1                            | BD<br>CD<br>DD<br>ED<br>FD                       | dd<br>hh II<br>ee ff<br>ff                      | 4<br>5<br>6<br>5<br>4                |
| LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP   | Load A from M                       | A ← (M)                                                                                                                                                                                                                                                                                        | 0        | _ | _ | <b>‡</b> | <b>‡</b> | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6         | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LDHX #opr<br>LDHX opr                                                                            | Load H:X from M                     | H:X ← (M:M + 1)                                                                                                                                                                                                                                                                                | 0        | - | - | <b>‡</b> | <b>‡</b> | -        | IMM<br>DIR                                          | 45<br>55                                         | ii jj<br>dd                                     | 3 4                                  |
| LDX #opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M                       | X ← (M)                                                                                                                                                                                                                                                                                        | 0        | _ | _ | <b>‡</b> | <b>‡</b> | _        | IMM DIR EXT IX2 IX1 IX SP1 SP2                      | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP                                     | Logical Shift Left<br>(Same as ASL) | b7 b0                                                                                                                                                                                                                                                                                          | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |

Advance Information

MC68HC(9)08JL3 — Rev. 1.0

**Table 7-1. Instruction Set Summary** 

| Source<br>Form                                                                      | Operation                 | Description                                                                                                                                                                                                 | Effect on CCR |   |   |          |          |          |                                       |                                                  |                                                 |                                      |  |  |  |  | Address<br>Mode | opcode | Operand | les |
|-------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|---|----------|----------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|--|--|--|--|-----------------|--------|---------|-----|
| I OIIII                                                                             |                           |                                                                                                                                                                                                             | ٧             | Н | ı | N        | z        | С        | Add                                   | obc                                              | Ope                                             | Cycles                               |  |  |  |  |                 |        |         |     |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP                        | Logical Shift Right       | 0 - C<br>b7 b0                                                                                                                                                                                              | <b>‡</b>      | _ | _ | 0        | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |  |  |  |  |                 |        |         |     |
| MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr                             | Move                      | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$                                                                                                                         | 0             | ı | _ | <b>‡</b> | <b>‡</b> | _        | DD<br>DIX+<br>IMD<br>IX+D             | 4E<br>5E<br>6E<br>7E                             | dd dd<br>dd<br>ii dd<br>dd                      | 5<br>4<br>4<br>4                     |  |  |  |  |                 |        |         |     |
| MUL                                                                                 | Unsigned multiply         | $X:A \leftarrow (X) \times (A)$                                                                                                                                                                             | -             | 0 | _ | -        | -        | 0        | INH                                   | 42                                               |                                                 | 5                                    |  |  |  |  |                 |        |         |     |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP                        | Negate (Two's Complement) | $\begin{aligned} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{aligned}$ | <b>‡</b>      | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |  |  |  |  |                 |        |         |     |
| NOP                                                                                 | No Operation              | None                                                                                                                                                                                                        | -             | _ | - | -        | -        | -        | INH                                   | 9D                                               |                                                 | 1                                    |  |  |  |  |                 |        |         |     |
| NSA                                                                                 | Nibble Swap A             | A ← (A[3:0]:A[7:4])                                                                                                                                                                                         | -             | _ | - | -        | -        | -        | INH                                   | 62                                               |                                                 | 3                                    |  |  |  |  |                 |        |         |     |
| ORA #opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M      | A ← (A)   (M)                                                                                                                                                                                               | 0             | 1 | _ | <b>‡</b> | <b>‡</b> | _        | IMM DIR EXT IX2 IX1 IX SP1 SP2        | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |  |  |  |  |                 |        |         |     |
| PSHA                                                                                | Push A onto Stack         | Push (A); SP ← (SP) – 1                                                                                                                                                                                     | -             | _ | _ | -        | _        | -        | INH                                   | 87                                               |                                                 | 2                                    |  |  |  |  |                 |        |         |     |
| PSHH                                                                                | Push H onto Stack         | Push (H); SP ← (SP) – 1                                                                                                                                                                                     | -             | _ | - | -        | -        | -        | INH                                   | 8B                                               |                                                 | 2                                    |  |  |  |  |                 |        |         |     |
| PSHX                                                                                | Push X onto Stack         | Push (X); $SP \leftarrow (SP) - 1$                                                                                                                                                                          | -             | _ | - | -        | -        | -        | INH                                   | 89                                               |                                                 | 2                                    |  |  |  |  |                 |        |         |     |
| PULA                                                                                | Pull A from Stack         | SP ← (SP + 1); Pull (A)                                                                                                                                                                                     | -             | _ | _ | -        | -        | -        | INH                                   | 86                                               |                                                 | 2                                    |  |  |  |  |                 |        |         |     |
| PULH                                                                                | Pull H from Stack         | SP ← (SP + 1); Pull (H)                                                                                                                                                                                     | -             | - | _ | -        | -        | -        | INH                                   | 8A                                               |                                                 | 2                                    |  |  |  |  |                 |        |         |     |
| PULX                                                                                | Pull X from Stack         | $SP \leftarrow (SP + 1); Pull (X)$                                                                                                                                                                          | -             | _ | _ | -        | -        | -        | INH                                   | 88                                               |                                                 | 2                                    |  |  |  |  |                 |        |         |     |
| ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP                        | Rotate Left through Carry | b7 b0                                                                                                                                                                                                       | <b>‡</b>      | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |  |  |  |  |                 |        |         |     |

MC68HC(9)08JL3 — Rev. 1.0

**Table 7-1. Instruction Set Summary** 

| Source<br>Form                                                                                   | Operation                       | Description                                                                                                                                                                                                                     |          | E        |          | ct c     | on       |          | Address<br>Mode                              | Opcode                                           | Operand                                         | es                                   |
|--------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| 101111                                                                                           |                                 |                                                                                                                                                                                                                                 | V        | Н        | ı        | N        | z        | С        | Add                                          | Opc                                              | Ope                                             | Cycles                               |
| ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP                                     | Rotate Right through Carry      | b7 b0                                                                                                                                                                                                                           | <b>‡</b> | _        | _        | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1        | 36<br>46<br>56<br>66<br>76<br>9E66               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| RSP                                                                                              | Reset Stack Pointer             | SP ← \$FF                                                                                                                                                                                                                       | -        | -        | -        | -        | -        | -        | INH                                          | 9C                                               |                                                 | 1                                    |
| RTI                                                                                              | Return from Interrupt           | $\begin{array}{c} SP \leftarrow (SP) + 1;  Pull  (CCR) \\ SP \leftarrow (SP) + 1;  Pull  (A) \\ SP \leftarrow (SP) + 1;  Pull  (X) \\ SP \leftarrow (SP) + 1;  Pull  (PCH) \\ SP \leftarrow (SP) + 1;  Pull  (PCL) \end{array}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH                                          | 80                                               |                                                 | 7                                    |
| RTS                                                                                              | Return from Subroutine          | $ \begin{aligned} SP \leftarrow SP + 1;  Pull  (PCH) \\ SP \leftarrow SP + 1;  Pull  (PCL) \end{aligned} $                                                                                                                      | -        | -        | -        | -        | _        | -        | INH                                          | 81                                               |                                                 | 4                                    |
| SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry             | $A \leftarrow (A) - (M) - (C)$                                                                                                                                                                                                  | <b>‡</b> | _        | _        | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2               | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| SEC                                                                                              | Set Carry Bit                   | C ← 1                                                                                                                                                                                                                           | -        | -        | -        | -        | -        | 1        | INH                                          | 99                                               |                                                 | 1                                    |
| SEI                                                                                              | Set Interrupt Mask              | I ← 1                                                                                                                                                                                                                           | 1-       | -        | 1        | -        | -        | -        | INH                                          | 9B                                               |                                                 | 2                                    |
| STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP              | Store A in M                    | M ← (A)                                                                                                                                                                                                                         | 0        | _        | _        | <b>‡</b> | <b>‡</b> | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7       | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff       | 3<br>4<br>4<br>3<br>2<br>4<br>5      |
| STHX opr                                                                                         | Store H:X in M                  | (M:M + 1) ← (H:X)                                                                                                                                                                                                               | 0        | -        | _        | <b>‡</b> | \$       | -        | DIR                                          | 35                                               | dd                                              | 4                                    |
| STOP                                                                                             | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator                                                                                                                                                                                                          | -        | -        | 0        | -        | -        | -        | INH                                          | 8E                                               |                                                 | 1                                    |
| STX opr<br>STX opr,<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP              | Store X in M                    | $M \leftarrow (X)$                                                                                                                                                                                                              | 0        | _        | _        | \$       | <b>‡</b> | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF       | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff       | 3<br>4<br>4<br>3<br>2<br>4<br>5      |

**Table 7-1. Instruction Set Summary** 

| Source                                                                                         | Operation                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          | E        |    | ct<br>CR |          |          | ess.                                  | əpc                                              | Operand                                         | es                                   |
|------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----|----------|----------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                           | ·                         | v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |          |    | N        | z        | С        | Address<br>Mode                       | Opcode                                           | Oper                                            | Cycles                               |
| SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X<br>SUB opr,SP<br>SUB opr,SP | Subtract                  | A ← (A) − (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>‡</b> | _        |    | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2        | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| SWI                                                                                            | Software Interrupt        | $\begin{array}{c} \text{PC} \leftarrow (\text{PC}) + 1; \text{Push (PCL)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (PCH)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (X)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (A)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (CCR)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{I} \leftarrow 1 \\ \text{PCH} \leftarrow \text{Interrupt Vector High Byte} \\ \text{PCL} \leftarrow \text{Interrupt Vector Low Byte} \end{array}$ | _        | _        | 1  | _        | _        |          | INH                                   | 83                                               |                                                 | 9                                    |
| TAP                                                                                            | Transfer A to CCR         | CCR ← (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>‡</b> | <b>‡</b> | \$ | <b>‡</b> | \$       | <b>‡</b> | INH                                   | 84                                               |                                                 | 2                                    |
| TAX                                                                                            | Transfer A to X           | X ← (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -        | -        | -  | -        | -        | _        | INH                                   | 97                                               |                                                 | 1                                    |
| TPA                                                                                            | Transfer CCR to A         | A ← (CCR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -        | -        | -  | -        | -        | -        | INH                                   | 85                                               |                                                 | 1                                    |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP                                   | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0        | _        | _  | <b>‡</b> | <b>‡</b> | _        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D               | dd<br>ff<br>ff                                  | 3<br>1<br>1<br>3<br>2<br>4           |
| TSX                                                                                            | Transfer SP to H:X        | H:X ← (SP) + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -        | -        | -  | -        | -        | -        | INH                                   | 95                                               |                                                 | 2                                    |
| TXA                                                                                            | Transfer X to A           | $A \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -        | -        | -  | -        | -        | -        | INH                                   | 9F                                               |                                                 | 1                                    |
| TXS                                                                                            | Transfer H:X to SP        | (SP) ← (H:X) – 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -        | _        | [- | -        | _        | _        | INH                                   | 94                                               |                                                 | 2                                    |

#### **Table 7-1. Instruction Set Summary**

| Source | Operation | Description | Effect on CCR | ess  | apo  | and  | es  |  |
|--------|-----------|-------------|---------------|------|------|------|-----|--|
| Form   |           |             | V H I N Z C   | Addr | Opco | Oper | Sci |  |

A Accumulatorn

C Carry/borrow bitopr

CCRCondition code registerPC ddDirect address of operandPCH

dd rrDirect address of operand and relative offset of branch instructionPCL

DDDirect to direct addressing modeREL

DIRDirect addressing moderel

DIX+Direct to indexed with post increment addressing moderr

ee ffHigh and low bytes of offset in indexed, 16-bit offset addressingSP1

EXTExtended addressing modeSP2

ff Offset byte in indexed, 8-bit offset addressingSP

H Half-carry bitU

H Index register high byteV

hh IIHigh and low bytes of operand address in extended addressingX

I Interrupt maskZ

ii Immediate operand byte&

IMDImmediate source to direct destination addressing model

IMMImmediate addressing mode⊕ INHInherent addressing mode()

IXIndexed, no offset addressing mode-()

IX+Indexed, no offset, post increment addressing mode#

IX+DIndexed with post increment to direct addressing mode«

IX1Indexed, 8-bit offset addressing mode←

IX1+Indexed, 8-bit offset, post increment addressing mode?

IX2Indexed, 16-bit offset addressing mode:

MMemory location

N Negative bit—

Any bit

Operand (one or two bytes)

Program counter

Program counter high byte Program counter low byte Relative addressing mode

Relative program counter offset byte Relative program counter offset byte Stack pointer, 8-bit offset addressing mode Stack pointer 16-bit offset addressing mode

Stack pointer Undefined Overflow bit

Index register low byte

Zero bit Logical AND Logical OR

Logical EXCLUSIVE OR

Contents of

Negation (two's complement)

Immediate value Sign extend Loaded with

lf

Concatenated with Set or cleared Not affected

High Byte of Opcode in Hexadecimal

Cycles Opcode Mnemonic Number of Bytes / Addressing Mode

BRSETO

Low Byte of Opcode in Hexadecimal

LSB

| d      |
|--------|
| Ĕ      |
| gode   |
| bc     |
| ں<br>ب |
| e 7.   |
| Tabl   |
| •      |

|     | Bit Mani                                                                | Bit Manipulation    | Branch            |                    |                     | Read-Modify-Write | lifv-Write          |                    | i                 | Contro             | trol              |              |                   |              | Register     | Register/Memory   |                     |              |             |
|-----|-------------------------------------------------------------------------|---------------------|-------------------|--------------------|---------------------|-------------------|---------------------|--------------------|-------------------|--------------------|-------------------|--------------|-------------------|--------------|--------------|-------------------|---------------------|--------------|-------------|
|     | DIR                                                                     |                     | REL               | DIR                | ¥                   | ¥                 | ×                   | SP1                | ×                 | Ĭ                  | Ŧ                 | MM           | DIR               | EXT          | X            | SP2               | IX1                 | SP1          | ×           |
| MSB | 0                                                                       | -                   | 2                 | 3                  | 4                   | 5                 | 9                   |                    | 7                 | 80                 | 6                 | A            |                   | ၁            | D            | 9ЕD               | ш                   | 9EE          | ш           |
| 0   | BRSET0<br>3 DIR                                                         | BSET0<br>2 DIR      | BRA<br>2 REL      | NEG<br>2 DIR       | NEGA<br>1 INH       | FGX<br>INT        | NEG<br>2 IX1        | NEG<br>3 SP1       | NEG<br>1 IX       | 1 RTI              | 3<br>BGE<br>2 REL | SUB<br>2 IMM | 3<br>SUB<br>2 DIR | SUB<br>3 EXT | SUB<br>3 IX2 | SUB<br>4 SP2      | SUB<br>2 IX1        | SUB<br>3 SP1 | SUB<br>1 IX |
| 1   | STA   3   5   4   4   5   5   4   5   5   6   5   5   5   5   5   5   5 | BCLR0<br>2 DIR      | BRN<br>2 REL      | CBEQ<br>3 DIR      | CBEQA<br>3 IMM      | BEQX<br>IMM       | S<br>CBEQ<br>3 IX1+ | CBEQ<br>4 SP1      | (7)               | RTS<br>1 INH       | 3<br>BLT<br>2 REL | CMP<br>2 IMM |                   | (1)          | 3            | CMP<br>4 SP2      | CMP<br>CMP<br>2 IX1 | CMP<br>3 SP1 | CMP<br>1 IX |
| 2   | 5<br>BRSET1<br>3 DIR                                                    | 4<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL |                    | MUL<br>1 INH        | DIV<br>INH        |                     |                    | DAA<br>1 INH      |                    | 3<br>BGT<br>2 REL | SBC<br>2 IMM |                   | SBC<br>3 EXT | က            | SBC<br>4 SP2      | SBC<br>2 IX1        | SBC<br>3 SP1 | SBC<br>1 IX |
| ဧ   | BRCLR1<br>3 DIR                                                         | BCLR1<br>2 DIR      | BLS<br>2 REL      | COM<br>2 DIR       | COMA<br>1 INH       | COMX<br>INH       | (1)                 | COM<br>3 SP1       | COM<br>1 IX       | 9<br>SWI<br>INH    | (1                | CPX<br>2 IMM |                   | က            | (7)          | CPX<br>4 SP2      | CPX<br>IX1          | CPX<br>3 SP1 | CPX<br>1    |
| 4   | BRSET2<br>3 DIR                                                         | 4<br>BSET2<br>2 DIR | BCC<br>2 REL      | LSR<br>2 DIR       | LSRA<br>1 INH       | LSRX<br>INH       | LSR<br>2 IX1        |                    | 3<br>LSR<br>1 IX  | TAP<br>1 INH       | _                 | AND<br>2 IMM |                   | (7)          | 3            | 5<br>AND<br>4 SP2 | 3<br>AND<br>IX1     | AND<br>3 SP1 | AND IX      |
| 2   | BRCLR2<br>3 DIR                                                         | BCLR2<br>2 DIR      | BCS<br>2 REL      | STHX<br>2 DIR      | LDHX<br>3 IMM       | 4<br>LDHX<br>DIR  | S<br>CPHX<br>3 IMM  |                    | CPHX<br>2 DIR     | TPA<br>1 INH       | _                 | BIT<br>2 IMM |                   | (.)          | (')          | 5<br>BIT<br>4 SP2 | BIT<br>IX1          | BIT<br>3 SP1 | BIT<br>I IX |
| 9   | BRSET3<br>3 DIR                                                         | BSET3<br>2 DIR      | BNE<br>2 REL      | ROR<br>2 DIR       | RORA<br>1 INH       | 3ORX<br>INH       |                     |                    | ROR<br>1 IX       | PULA<br>1 INH      |                   | LDA<br>2 IMM |                   | (.,          | (7)          | 5<br>LDA<br>4 SP2 | LDA<br>2 IX1        | LDA<br>3 SP1 | LDA<br>1 IX |
| 7   | BRCLR3<br>3 DIR                                                         | BCLR3               | BEQ<br>2 REL      | ASR<br>2 DIR       | ASRA<br>1 INH       | 4SRX<br>INH       | ASR<br>2 IX1        | ASR<br>3 SP1       | ASR<br>1 IX       | PSHA<br>1 INH      | TAX<br>INH        | AIS 2 IMM    |                   | STA<br>3 EXT | . ന          | STA<br>4 SP2      | STA<br>2 IX1        | STA<br>3 SP1 | STA<br>1 IX |
| 8   | 5<br>BRSET4<br>3 DIR                                                    | 4<br>BSET4<br>2 DIR | BHCC<br>2 REL     | LSL<br>2 DIR       | LSLA<br>1 INH       | 1<br>LSLX<br>INH  | 4<br>LSL<br>2 IX1   | 5<br>LSL<br>3 SP1  | 3<br>LSL<br>1 IX  | PULX<br>1 INH      | CLC<br>1 INH      | EOR<br>2 IMM |                   | EOR<br>3 EXT | l (7)        | 7                 | 3<br>EOR<br>2 IX1   | EOR<br>S SP1 | EOR<br>1 IX |
| 6   | BRCLR4<br>3 DIR                                                         | BCLR4<br>2 DIR      | BHCS<br>2 REL     | ROL<br>2 DIR       | ROLA<br>1 INH       | ROLX<br>INH       | ROL<br>2 IX1        | ROL<br>3 SP1       | ROL<br>1 IX       | PSHX<br>1 INH      | SEC<br>1 INH      | ADC 2 IMM    |                   | (.,          | (1)          | ,                 | ADC IX1             | ADC<br>3 SP1 | ADC<br>1 IX |
| ∢   | BRSET5<br>3 DIR                                                         | BSET5<br>2 DIR      | BPL<br>2 REL      | DEC<br>2 DIR       | DECA<br>1 INH       | JECX<br>INT       | DEC<br>2 IX1        | DEC<br>3 SP1       | DEC<br>1 X        | PULH<br>INH        | CLI<br>1 NH       | ORA<br>2 IMM |                   | (,)          | (1)          | 7                 | ORA<br>2 IX1        | ORA<br>3 SP1 | ORA<br>1 IX |
| В   | BRCLR5<br>3 DIR                                                         | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>BNZX<br>INH  | 5<br>DBNZ<br>3 IX1  | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | _                 | ADD 2 IMM    |                   | က            | က            | ADD<br>4 SP2      | (7)                 | ADD<br>3 SP1 | ADD<br>1 IX |
| ပ   | 5<br>BRSET6<br>3 DIR                                                    | BSET6<br>2 DIR      | BMC<br>2 REL      | NC DIR             | L NCA               | LXZ<br>NT<br>T    | 2 INC 4             | 1NC<br>3 SP1       | ν<br>Σ<br>Σ<br>Σ  | CLRH<br>INH        | RSP<br>1 INH      |              | (1                | (.)          | က            |                   | 7                   |              | JMP<br>X    |
| ۵   | 5<br>BRCLR6<br>3 DIR                                                    | 4<br>BCLR6<br>2 DIR | BMS<br>2 REL      | 3<br>TST<br>2 DIR  | TSTA<br>1 INH       | TSTX<br>INH       | 3<br>TST<br>2 IX1   | က                  | ~                 |                    | L NOP<br>HNI      | BSR<br>2 REL | (A)               | (,)          | က            |                   | JSR<br>2 IX1        |              | 4 SK        |
| ш   | 5<br>BRSET7<br>3 DIR                                                    | 4<br>BSET7<br>2 DIR | 3<br>BIL<br>2 REL |                    | MOV<br>3 DD         | 4 MOV<br>DIX+     | 3 IMD               |                    | MOV<br>2 IX+D     | STOP<br>1 INH      | *                 | LDX<br>2 IMM | (VI)              | നി           | က            | LDX<br>4 SP2      | EX3                 | PA SP1       | LDX Z       |
| ш   | BRCLR7<br>3 DIR                                                         | BCLR7<br>2 DIR      | BIH<br>2 REL      | CLR<br>2 DIR       | CLRA<br>INH         | CLRX<br>INH       | CLR<br>2 IX1        | CLR<br>3 SP1       | _                 | WAIT<br>INH        | LXT<br>NA<br>TXA  | 2 AIX IMM    | STX<br>2 DIR      | STX<br>3 EXT | က            | STX<br>4 SP2      | 7                   | STX<br>3 SP1 | STX<br>I    |
|     |                                                                         |                     |                   |                    |                     |                   |                     |                    |                   |                    |                   |              |                   |              |              |                   |                     |              |             |

INH Inherent REL Relative
IMM Immediate IX Indexed, No Offset
DIR Direct IX1 Indexed, 8-Bit Offset
EXT Extended IX2 Indexed, 16-Bit Offset
DD Direct-Direct IMD Immediate-Direct
IX+D Indexed-Direct DIX+ Direct-Indexed
\*Pre-byte for stack pointer indexed instructions

## Central Processor Unit (CPU)

# Section 8. System Integration Module (SIM)

## 8.1 Contents

| 8.2 Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8.3SIM Bus Clock Control and Generation.728.3.1Bus Timing.738.3.2Clock Start-Up from POR.738.3.3Clocks in Stop Mode and Wait Mode.73                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8.4       Reset and System Initialization.       .74         8.4.1       External Pin Reset       .74         8.4.2       Active Resets from Internal Sources       .75         8.4.2.1       Power-On Reset       .76         8.4.2.2       Computer Operating Properly (COP) Reset       .77         8.4.2.3       Illegal Opcode Reset       .77         8.4.2.4       Illegal Address Reset       .77         8.4.2.5       LVI Reset       .78                                                                                                                                   |
| 8.5SIM Counter.788.5.1SIM Counter During Power-On Reset.788.5.2SIM Counter During Stop Mode Recovery.788.5.3SIM Counter and Reset States.79                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8.6       Exception Control       .79         8.6.1       Interrupts       .79         8.6.1.1       Hardware Interrupts       .81         8.6.1.2       SWI Instruction       .83         8.6.2       Interrupt Status Registers       .83         8.6.2.1       Interrupt Status Register 1       .84         8.6.2.2       Interrupt Status Register 2       .84         8.6.2.3       Interrupt Status Register 3       .85         8.6.3       Reset       .85         8.6.4       Break Interrupts       .85         8.6.5       Status Flag Protection in Break Mode       .85 |
| 8.6.4 Break Interrupts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

## **System Integration Module (SIM)**

| 8.7   | Low-Power Modes                    | 86 |
|-------|------------------------------------|----|
| 8.7.1 | Wait Mode                          | 86 |
| 8.7.2 | Stop Mode                          | 88 |
| 8.8   | SIM Registers                      | 89 |
| 8.8.1 | Break Status Register (BSR)        | 89 |
| 8.8.2 | Reset Status Register (RSR)        | 90 |
| 8.8.3 | Break Flag Control Register (BFCR) | 92 |

#### 8.2 Introduction

This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in **Figure 8-1**. **Table 8-1** is a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals
  - Stop/wait/reset/break entry and recovery
  - Internal clock control
- Master reset control, including power-on reset (POR) and COP timeout
- Interrupt control:
  - Acknowledge timing
  - Arbitration control timing
  - Vector address generation
- CPU enable/disable timing
- Modular architecture expandable to 128 interrupt sources



Figure 8-1. SIM Block Diagram

Table 8-1. SIM I/O Register Summary

| Addr.  | Register Name                      | Bit 7 | 6   | 5   | 4    | 3    | 2   | 1    | Bit 0 |
|--------|------------------------------------|-------|-----|-----|------|------|-----|------|-------|
| \$FE00 | Break Status Register (BSR)        | R     | R   | R   | R    | R    | R   | SBSW | R     |
| \$FE01 | Reset Status Register (RSR)        | POR   | PIN | COP | ILOP | ILAD | 0   | 0    | 0     |
| \$FE03 | Break Flag Control Register (BFCR) | BCFE  | 0   | 0   | 0    | 0    | 0   | 0    | 0     |
| \$FE04 | Interrupt Status Register 1 (INT1) | 0     | IF5 | IF4 | IF3  | 0    | IF1 | 0    | 0     |
| \$FE05 | Interrupt Status Register 2(INT2)  | IF14  | 0   | 0   | 0    | 0    | 0   | 0    | 0     |
| \$FE06 | Interrupt Status Register 3 (INT3) | 0     | 0   | 0   | 0    | 0    | 0   | 0    | IF15  |

R = Reserved for factory test

Table 8-2 shows the internal signal names used in this section.

**Table 8-2. Signal Name Conventions** 

| Signal Name | Description                                                                                                                                        |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 2OSCOUT     | Buffered clock from the X-tal oscillator circuit or the RC oscillator circuit.                                                                     |
| OSCOUT      | The 2OSCOUT frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks (Bus clock = 2OSCOUT ÷ 4) |
| IAB         | Internal address bus                                                                                                                               |
| IDB         | Internal data bus                                                                                                                                  |
| PORRST      | Signal from the power-on reset module to the SIM                                                                                                   |
| IRST        | Internal reset signal                                                                                                                              |
| R/W         | Read/write signal                                                                                                                                  |

#### 8.3 SIM Bus Clock Control and Generation

The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, OSCOUT, as shown in **Figure 8-2**.

Advance Information

MC68HC(9)08JL3 — Rev. 1.0



Figure 8-2. SIM Clock Signals

### 8.3.1 Bus Timing

In user mode, the internal bus frequency is the oscillator frequency (2OSCOUT) divided by four.

### 8.3.2 Clock Start-Up from POR

When the power-on reset module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 2OSCOUT cycle POR time-out has completed. The RST pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the time-out.

## 8.3.3 Clocks in Stop Mode and Wait Mode

Upon exit from stop mode by an interrupt, break, or reset, the SIM allows 2OSCOUT to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay time-out. This time-out is selectable as 4096 or 32 2OSCOUT cycles. (See 8.7.2 Stop Mode.)

In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

## 8.4 Reset and System Initialization

The MCU has these reset sources:

- Power-on reset module (POR)
- External reset pin (RST)
- Computer operating properly module (COP)
- Illegal opcode
- Illegal address

All of these resets produce the vector \$FFFE-FFF (\$FEFE-FEFF in Monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states.

An internal reset clears the SIM counter (see **8.5 SIM Counter**), but an external reset does not. Each of the resets sets a corresponding bit in the reset status register (RSR). (See **8.8 SIM Registers**.)

#### 8.4.1 External Pin Reset

The RST pin circuits include an internal pull-up device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the reset status register (RSR) is set as long as RST is held low for a minimum of 67 2OSCCLK cycles, assuming that the POR was not the source of the reset. See Table 8-3 for details. Figure 8-3 shows the relative timing.

**Table 8-3. PIN Bit Set Timing** 

| Reset Type | Number of Cycles Required to Set PIN |
|------------|--------------------------------------|
| POR        | 4163 (4096 + 64 + 3)                 |
| All others | 67 (64 + 3)                          |



Figure 8-3. External Reset Timing

#### 8.4.2 Active Resets from Internal Sources

All internal reset sources actively pull the  $\overline{RST}$  pin low for 32 2OSCOUT cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles. See Figure 8-4. An internal reset can be caused by an illegal address, illegal opcode, COP time-out, or POR. (See **Figure 8-5. Sources of Internal Reset**.) Note that for POR resets, the SIM cycles through 4096 2OSCOUT cycles during which the SIM forces the  $\overline{RST}$  pin low. The internal reset signal then follows the sequence from the falling edge of  $\overline{RST}$  shown in **Figure 8-4**.



Figure 8-4. Internal Reset Timing

The COP reset is asynchronous to the bus clock.



Figure 8-5. Sources of Internal Reset

MC68HC(9)08JL3 — Rev. 1.0

The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU.

#### 8.4.2.1 Power-On Reset

When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 2OSCOUT cycles. Sixty-four 2OSCOUT cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur.

At power-on, the following events occur:

- A POR pulse is generated.
- The internal reset signal is asserted.
- The SIM enables the oscillator to drive 2OSCOUT.
- Internal clocks to the CPU and modules are held inactive for 4096
   2OSCOUT cycles to allow stabilization of the oscillator.
- The RST pin is driven low during the oscillator stabilization time.
- The POR bit of the reset status register (RSR) is set and all other bits in the register are cleared.



Figure 8-6. POR Recovery

## 8.4.2.2 Computer Operating Properly (COP) Reset

An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the reset status register (RSR). The SIM actively pulls down the RST pin for all internal reset sources.

To prevent a COP module time-out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every  $(2^{12} - 2^4)$  2OSCOUT cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time-out.

The COP module is disabled if the  $\overline{RST}$  pin or the  $\overline{IRQ1}$  pin is held at  $V_{DD} + V_{HI}$  while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the  $\overline{RST}$  or the  $\overline{IRQ1}$  pin. This prevents the COP from becoming disabled as a result of external noise. During a break state,  $V_{DD} + V_{HI}$  on the  $\overline{RST}$  pin disables the COP module.

## 8.4.2.3 Illegal Opcode Reset

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the reset status register (RSR) and causes a reset.

If the stop enable bit, STOP, in the mask option register is logic zero, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the  $\overline{\text{RST}}$  pin for all internal reset sources.

## 8.4.2.4 Illegal Address Reset

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the reset status register (RSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources.

MC68HC(9)08JL3 — Rev. 1.0

#### 8.4.2.5 LVI Reset

The low-voltage inhibit module (LVI) asserts its output to the SIM when the  $V_{DD}$  voltage falls to the LVI trip voltage  $V_{TRIP}$ . The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin (RSTB) is held low while the SIM counter counts out 4096 2OSCCLK cycles. Sixty-four 2OSCOUT cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the (RSTB) pin for all internal reset sources.

#### 8.5 SIM Counter

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescalar for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of 2OSCOUT.

## 8.5.1 SIM Counter During Power-On Reset

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine.

## 8.5.2 SIM Counter During Stop Mode Recovery

The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the mask option register. If the SSREC bit is a logic one, then the stop recovery is reduced from the normal delay of 4096 2OSCOUT cycles down to 32 2OSCOUT cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared in the configuration register (CONFIG).

Advance Information

#### 8.5.3 SIM Counter and Reset States

External reset has no effect on the SIM counter. (See 8.7.2 Stop Mode for details.) The SIM counter is free-running after all reset states. (See 8.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences.)

## 8.6 Exception Control

Normal, sequential program execution can be changed in three different ways:

- Interrupts
  - Maskable hardware CPU interrupts
  - Non-maskable software interrupt instruction (SWI)
- Reset
- Break interrupts

## 8.6.1 Interrupts

An interrupt temporarily changes the sequence of program execution to respond to a particular event. **Figure 8-7** flow charts the handling of system interrupts.

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared).



Figure 8-7. Interrupt Processing

**Advance Information** 

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 8-8 shows interrupt entry timing. Figure 8-9 shows interrupt recovery timing.



Figure 8-8. Interrupt Entry



Figure 8-9. Interrupt Recovery

#### 8.6.1.1 Hardware Interrupts

A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is

MC68HC(9)08JL3 - Rev. 1.0

set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed.

If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 8-10** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed.



Figure 8-10. Interrupt Recognition Example

The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

**NOTE:** 

To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.

#### 8.6.1.2 SWI Instruction

The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register.

**NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC – 1, as a hardware interrupt does.

## 8.6.2 Interrupt Status Registers

The flags in the interrupt status registers identify maskable interrupt sources. **Table 8-4** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

**Table 8-4. Interrupt Sources** 

| Source                            | Flag  | Mask <sup>1</sup> | INT<br>Register<br>Flag | Priority <sup>2</sup> | Vector Address |
|-----------------------------------|-------|-------------------|-------------------------|-----------------------|----------------|
| SWI Instruction                   |       |                   | _                       | 0                     | \$FFFC-\$FFFD  |
| ĪRQ Pin                           | IRQF1 | SOFIE             | IF1                     | 1                     | \$FFFA-\$FFFB  |
| Timer Channel 0 Interrupt         | CH0F  | CH0IE             | IF3                     | 3                     | \$FFF6-\$FFF7  |
| Timer Channel 1 Interrupt         | CH1F  | CH1IE             | IF4                     | 4                     | \$FFF4-\$FFF5  |
| Timer Overflow Interrupt          | TOF   | TOIE              | IF5                     | 5                     | \$FFF2-\$FFF3  |
| Keyboard Interrupt                | KEYF  | IMASK             | IF14                    | 14                    | \$FFE0-\$FFE1  |
| ADC Conversion Complete Interrupt | coco  | AIEN              | IF15                    | 15                    | \$FFDE-\$FFDF  |

<sup>1.</sup> The I bit in the condition code register is a global mask for all interrupts sources except the SWI instruction.

<sup>2. 0 =</sup> highest priority

## 8.6.2.1 Interrupt Status Register 1

\$FE04 Address: Bit 7 6 5 4 3 2 1 Bit 0 Read: 0 IF5 IF4 IF3 0 IF1 0 0 Write: R R R R R R R R 0 0 0 0 Reset: 0 0 0 0 R = Reserved

Figure 8-11. Interrupt Status Register 1 (INT1)

## IF1, IF3 to IF5 — Interrupt Flags

These flags indicate the presence of interrupt requests from the sources shown in **Table 8-4**.

1 = Interrupt request present

0 = No interrupt request present

Bit 0, 1, 3 and 7 — Always read 0

## 8.6.2.2 Interrupt Status Register 2



Figure 8-12. Interrupt Status Register 2 (INT2)

#### IF14 — Interrupt Flags

This flag indicates the presence of interrupt requests from the sources shown in **Table 8-4**.

1 = Interrupt request present

0 = No interrupt request present

Bit 0 to 6 — Always read 0

Advance Information

## 8.6.2.3 Interrupt Status Register 3



Figure 8-13. Interrupt Status Register 3 (INT3)

## IF15 — Interrupt Flags

These flags indicate the presence of interrupt requests from the sources shown in **Table 8-4**.

1 = Interrupt request present

0 = No interrupt request present

Bit 1 to 7 — Always read 0

#### 8.6.3 Reset

All reset sources always have equal and highest priority and cannot be arbitrated.

#### 8.6.4 Break Interrupts

The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output. (See **Section 18. Break Module (BREAK)**.) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state.

### 8.6.5 Status Flag Protection in Break Mode

The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are

MC68HC(9)08JL3 — Rev. 1.0

protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the break flag control register (BFCR).

Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information.

Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a two-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal.

### 8.7 Low-Power Modes

Executing the WAIT or STOP instruction puts the MCU in a low-power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described below. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur.

#### 8.7.1 Wait Mode

In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 8-14** shows the timing for wait mode entry.

A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break

Advance Information

status register (BSR). If the COP disable bit, COPD, in the mask option register is logic zero, then the computer operating properly module (COP) is enabled and remains active in wait mode.



NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction.

Figure 8-14. Wait Mode Entry Timing

Figure 8-15 and Figure 8-16 show the timing for WAIT recovery.



NOTE: EXITSTOPWAIT = RST pin OR CPU interrupt OR break interrupt

Figure 8-15. Wait Recovery from Interrupt or Break



Figure 8-16. Wait Recovery from Internal Reset

MC68HC(9)08JL3 - Rev. 1.0

## 8.7.2 Stop Mode

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the oscillator signals (OSCOUT and 2OSCOUT) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register (CONFIG). If SSREC is set, stop recovery is reduced from the normal delay of 4096 2OSCOUT cycles down to 32. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode.

**NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit.

A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the break status register (BSR).

The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 8-17** shows stop mode entry timing.

**NOTE:** To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0.



NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction.

Figure 8-17. Stop Mode Entry Timing



Figure 8-18. Stop Mode Recovery from Interrupt or Break

## 8.8 SIM Registers

The SIM has three memory mapped registers. **Table 8-5** shows the mapping of these registers.

 Address
 Register
 Access Mode

 \$FE00
 BSR
 User

 \$FE01
 RSR
 User

 \$FE03
 BFCR
 User

Table 8-5. SIM Registers

## 8.8.1 Break Status Register (BSR)

The break status register contains a flag to indicate that a break caused an exit from stop or wait mode.



Figure 8-19. Break Status Register (BSR)

### SBSW — SIM Break Stop/Wait

This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic zero to it. Reset clears SBSW.

- 1 = Stop mode or wait mode was exited by break interrupt
- 0 = Stop mode or wait mode was not exited by break interrupt

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example of this. Writing zero to the SBSW bit clears it.

```
; This code works if the H register has been pushed onto the stack in the break
; service routine software. This code should be executed at the end of the
; break service routine software.
 HIBYTE
         EQU
 LOBYTE
        EQU
                 6
          If not SBSW, do RTI
          BRCLR SBSW, BSR, RETURN ; See if wait mode or stop mode was exited
                                    ; by break.
          TST
                 LOBYTE, SP
                                   ; If RETURNLO is not zero,
                                    ; then just decrement low byte.
          BNE
                 DOLO
          DEC
                 HIBYTE, SP
                                    ; Else deal with high byte, too.
 DOTIO
          DEC
                 LOBYTE, SP
                                    ; Point to WAIT/STOP opcode.
 RETURN
          PULH
                                    ; Restore H register.
          RTI
```

#### 8.8.2 Reset Status Register (RSR)

This register contains six flags that show the source of the last reset. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register.



Figure 8-20. Reset Status Register (RSR)

POR — Power-On Reset Bit

1 = Last reset caused by POR circuit

0 = Read of SRSR

PIN — External Reset Bit

1 = Last reset caused by external reset pin  $(\overline{RST})$ 

0 = POR or read of SRSR

COP — Computer Operating Properly Reset Bit

1 = Last reset caused by COP counter

0 = POR or read of SRSR

ILOP — Illegal Opcode Reset Bit

1 = Last reset caused by an illegal opcode

0 = POR or read of SRSR

ILAD — Illegal Address Reset Bit (opcode fetches only)

1 = Last reset caused by an opcode fetch from an illegal address

0 = POR or read of SRSR

**MODRST** — Monitor Mode Entry Module Reset bit

1 = Last reset caused by monitor mode entry when vector locations FFFE and FFFF are \$00 after POR while  $IRQB = V_{DD}$ 

0 = POR or read of SRSR

**LVI** — Low Voltage Inhibit Reset bit

1 = Last reset caused by LVI circuit

0 = POR or read of SRSR

## 8.8.3 Break Flag Control Register (BFCR)

The break control register contains a bit that enables software to clear status bits while the MCU is in a break state.



Figure 8-21. Break Flag Control Register (BFCR)

## BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

- 1 = Status bits clearable during break
- 0 = Status bits not clearable during break

# Section 9. Oscillator (OSC)

## 9.1 Contents

| 9.2                   | Introduction93                                               |
|-----------------------|--------------------------------------------------------------|
| 9.3<br>9.3.1<br>9.3.2 | Functional Description.94X-tal Oscillator.95RC Oscillator.96 |
| 9.4                   | I/O Signals                                                  |
| 9.4.1                 | Crystal Amplifier Input Pin (OSC1)96                         |
| 9.4.2                 | Crystal Amplifier Output Pin (OSC2/PTA6/RCCLK)97             |
| 9.4.3                 | Oscillator Enable Signal (SIMOSCEN)97                        |
| 9.4.4                 | External Clock Source (XTALCLK)97                            |
| 9.4.5                 | RC-Oscillator Clock (RCCLK)                                  |
| 9.4.6                 | Oscillator Out 2 (2OSCOUT)                                   |
| 9.4.7                 | Oscillator Out (OSCOUT)98                                    |
| 9.5                   | Low Power Modes                                              |
| 9.5.1                 | Wait Mode                                                    |
| 9.5.2                 | Stop Mode                                                    |
| 9.6                   | Oscillator During Break Mode98                               |

### 9.2 Introduction

The oscillator module consists of two blocks, one oscillator circuit to be used with external X-tal or ceramic-resonator (hereafter referred as X-tal oscillator), one oscillator which requires one external R and one external C (hereafter to be referred as RC oscillator).

X-tal oscillator option is selected for part MC68HC(9)08JL3.

RC oscillator option is selected for part MC68HRC(9)08JL3.

MC68HC(9)08JL3 - Rev. 1.0

## 9.3 Functional Description

**Figure 9-1** shows the structure of the oscillator module. The clock to SIM module (OSCCLK) can either come from the X-tal oscillator (XTALCLK) or the RC oscillator (RCCLK), depending on the oscillator mask option.



Figure 9-1. Oscillator Module

Advance Information

#### 9.3.1 X-tal Oscillator

The X-tal oscillator circuit is designed for use with crystal resonator or ceramic resonator to provide accurate clock source.

In its typical configuration, the X-tal oscillator requires five external components. The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in **Figure 9-2**. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components:

- Crystal, X<sub>1</sub>
- Fixed capacitor, C<sub>1</sub>
- Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor)
- Feedback resistor, R<sub>R</sub>
- Series resistor, R<sub>S</sub> (optional)



Figure 9-2. Oscillator Circuit External Connections

The series resistor  $(R_S)$  is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information.

#### 9.3.2 RC Oscillator

The RC oscillator circuit is designed for use with external R and C to provide a clock source with tolerance less than 10%.

In its typical configuration, the RC oscillator requires two external components, one R and one C. 1% components should be used to obtain clock source with less than 10% tolerance:

- C<sub>EXT</sub>
- R<sub>FXT</sub>



Figure 9-3. RC Oscillator and External Components

## 9.4 I/O Signals

The following paragraphs describe the oscillator I/O signals.

## 9.4.1 Crystal Amplifier Input Pin (OSC1)

OSC1 pin is an input to the crystal oscillator amplifier or the Input to the RC oscillator circuit.

Advance Information

## 9.4.2 Crystal Amplifier Output Pin (OSC2/PTA6/RCCLK)

When **X-tal oscillator** is selected, OSC2 pin is the output of the crystal oscillator inverting amplifier. When RC oscillator option is selected, OSC2 pin can be configured as general purpose I/O pin PTA6 or to output the internal RC oscillator clock RCCLK.

| Option           | OSC2 (Default function)             | OSC2 (Program selection function)   |  |
|------------------|-------------------------------------|-------------------------------------|--|
| X-tal oscillator | Inverting OSC1                      | None                                |  |
| RC-oscillator    | RCCLK<br>(controlled by PTA6EN bit) | RCCLK<br>(controlled by PTA6EN bit) |  |

### 9.4.3 Oscillator Enable Signal (SIMOSCEN)

The SIMOSCEN signal comes from the system integration module (SIM) and enables/disables the x-tal oscillator circuit or the RC-oscillator.

## 9.4.4 External Clock Source (XTALCLK)

XTALCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{XCLK}$ ) and comes directly from the crystal oscillator circuit. **Figure 9-2** shows only the logical relation of XTALCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of XTALCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of XTALCLK can be unstable at start-up.

### 9.4.5 RC-Oscillator Clock (RCCLK)

RCCLK is the RC oscillator output signal. Its frequency is directly proportional to the time constant of the external R and C. **Figure 9-3** shows only the logical relation of RCCLK to OSC1 and may not represent the actual circuitry.

## Oscillator (OSC)

### 9.4.6 Oscillator Out 2 (2OSCOUT)

2OSCOUT is same as the input clock (XTALCLK or RCCLK). This signal is driven to the SIM module and is used to determine the COP cycles.

## 9.4.7 Oscillator Out (OSCOUT)

The frequency of this signal is equal to half of the 2OSCOUT, this signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. OSCOUT will be divided again in the SIM and results in the internal bus frequency being one fourth of the OSCXCLK or RCCLK frequency.

#### 9.5 Low Power Modes

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

#### 9.5.1 Wait Mode

The WAIT instruction has no effect on the oscillator logic. OSCCLK continues to drive to the SIM module.

### 9.5.2 Stop Mode

The STOP instruction disables the XTALCLK or the RCCLK output, hence OSCCLK.

## 9.6 Oscillator During Break Mode

The oscillator continues to drive OSCCLK when the chip enters the break state.

# Section 10. Monitor ROM (MON)

#### 10.1 Contents

| 10.2   | Introduction           |
|--------|------------------------|
| 10.3   | Features               |
| 10.4   | Functional Description |
| 10.4.1 | Entering Monitor Mode  |
| 10.4.2 | Data Format            |
| 10.4.3 | Echoing                |
| 10.4.4 | Break Signal106        |
| 10.4.5 | Commands106            |
| 10.4.6 | Baud Rate              |

#### 10.2 Introduction

This section describes the monitor ROM. The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. This mode is also use for Flash Programming. Monitor mode entry can be achieved by either:

- High voltage V<sub>TST</sub> on IRQ pin: Normal Monitor mode for testing and Flash programming with SPGMR. Or
- Vector addresses \$FFFE & \$FFFF is blank: In Circuit
  Programming (ICP) when the MCU is already mounted on the
  PCB. This feature is useful for In Circuit Program and for Field Upgrade. Or
- 3. User Mode Flash Programming (UMFP): User wants to perform software upgrade on the field. This is done by executing Monitor Program from user mode.

MC68HC(9)08JL3 — Rev. 1.0

**Figure 10-1**. illustrates how to enter the In Circuit Programming (ICP) and User Mode Flash Programming (UMFP)



Figure 10-1. Entering Monitor Mode

#### 10.3 Features

Features of the monitor ROM include the following:

- Normal User-Mode Pin Functionality
- One Pin Dedicated to Serial Communication between Monitor ROM and Host Computer
- Execution of code in RAM or FLASH
- Flash memory security
- Flash memory programming interface
- Flash memory Program/Erase/Verify program stored in monitor ROM
- Standard Mark/Space Non-Return-to-Zero (NRZ) Communication with Host Computer
- 4800 Baud to 28.8k-Baud Communication with Host Computer
- Support In-Circuit-Programming (ICP)
- Support User Mode Flash Programming (UMFP)

## 10.4 Functional Description

The monitor ROM receives and executes commands from a host computer. Figure 10-2 shows a sample circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface.

Simple monitor commands can access any memory address. In monitor mode, the MCU can execute host-computer code in RAM while all MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTB0 pin. A level-shifting and multiplexing interface is required between PTB0 and the host computer. PTB0 is used in a wired-OR configuration and requires a pull-up resistor.



Figure 10-2. Monitor Mode Circuit

Advance Information

## 10.4.1 Entering Monitor Mode

**Table 10-1** shows the pin conditions for entering monitor mode.

Table 10-1. Mode Entry

| IRQ Pin                           | PTB3 Pin | PTB2 Pin | PTB1 Pin | PTB0 Pin | Mode                                                            | оѕсоит                     | Bus<br>Frequency |
|-----------------------------------|----------|----------|----------|----------|-----------------------------------------------------------------|----------------------------|------------------|
| V <sub>DD</sub> + V <sub>HI</sub> | Х        | 0        | 1        | Х        | MON                                                             |                            |                  |
| V <sub>DD</sub> + V <sub>HI</sub> | 0        | Х        | Х        | Х        | Does not affect mode entry                                      | OSC1-pin <sup>(1)</sup>    | OSCCLK/2         |
| V <sub>DD</sub> + V <sub>HI</sub> | 1        | Х        | Х        | Х        | Does not affect mode entry                                      | OSC1-pin/2 <sup>(1)</sup>  | OSCCLK/4         |
| V <sub>DD</sub> + V <sub>HI</sub> | Х        | 0        | 1        | 0        | When in Monitor Mode, force Jump to RAM                         |                            |                  |
| V <sub>DD</sub> + V <sub>HI</sub> | Х        | 0        | 1        | 1        | When in Monitor Mode, force Jump to Monitor ROM                 |                            |                  |
| Less or equal to V <sub>DD</sub>  | 0        | Х        | Х        | х        | ICP Monitor Mode if \$FFFE & \$FFFF =  "BLANK"  else  USER MODE | XTALCLK<br>or<br>RCCLK     | OSCCLK/2         |
| Less or equal to V <sub>DD</sub>  | 1        | Х        | Х        | х        | ICP Monitor Mode if \$FFFE & \$FFFF =  "BLANK"  else  USER MODE | XTALCLK/2<br>or<br>RCCLK/2 | OSCCLK/4         |

#### Notes:

#### **NOTE:**

Holding the PTB3 pin low when entering monitor mode causes a bypass of a divide-by-two stage at the oscillator. The OSCOUT frequency is equal to input clock, and the OSC1 input directly generates the internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency.

Enter monitor mode with the pin configuration shown above by pulling RST low and then high. The rising edge of RST latches monitor mode. Once monitor mode is latched, the values on the specified pins can change.

#### **NOTE:**

Once out of reset, the MCU monitor mode firmware then sends a break signal (10 consecutive logic zeros) to the host computer, indicating that

MC68HC(9)08JL3 — Rev. 1.0

<sup>1.</sup> When  $\overline{IRQ}$  pin voltage =  $V_{DD}$  +  $V_{HI}$ , this causes a bypass of the X-tal or RC oscillator circuit; and 2OSCOUT frequency is equal to OSC1 clock.

it is ready to receive a command. The break signal also provides a timing reference to allow the host to determine the necessary baud rate.

Monitor mode uses different vectors for reset, SWI, and break interrupt. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code.

When the host computer has completed downloading code into the MCU RAM, This code can be executed by driving PTB0 low while asserting RST low and then high. The internal monitor ROM firmware will interpret the low on PTB0 as an indication to jump to RAM, and execution control will then continue from RAM. Execution of an SWI from the downloaded code will return program control to the internal monitor ROM firmware. Alternatively, the host can send a RUN command, which executes an RTI, and this can be used to send control to the address on the stack pointer.

The COP module is disabled in monitor mode based on these conditions:

- If monitor mode was entered as a result of the reset vector being blank, the COP is always disabled regardless of the state of IRQ1 or the RST.
- If monitor mode was entered with V<sub>DD</sub> + V<sub>HI</sub> on IRQ1, then the COP is disabled as long as V<sub>DD</sub> + V<sub>HI</sub> is applied to either the IRQ1 pin or the RST pin. (See Section 8. System Integration Module (SIM) for more information on modes of operation.)

**Table 10-2** is a summary of the differences between user mode and monitor mode.

**Table 10-2. Mode Differences** 

|         | Functions               |                         |                        |                         |                        |                       |                      |
|---------|-------------------------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|
| Modes   | СОР                     | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low |
| User    | Enabled                 | \$FFFE                  | \$FFFF                 | \$FFFC                  | \$FFFD                 | \$FFFC                | \$FFFD               |
| Monitor | Disabled <sup>(1)</sup> | \$FEFE                  | \$FEFF                 | \$FEFC                  | \$FEFD                 | \$FEFC                | \$FEFD               |

Advance Information

**Table 10-2. Mode Differences** 

|       |     |                         | Fı                     | ınctions                |                        |                       |                      |
|-------|-----|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|
| Modes | COP | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low |

#### Notes:

#### 10.4.2 Data Format

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 10-3 and Figure 10-4.)



Figure 10-3. Monitor Data Format



Figure 10-4. Sample Monitor Waveforms

The data transmit and receive rate can be anywhere from 4800 baud to 28.8k-baud. Transmit and receive baud rates must be identical.

### 10.4.3 Echoing

As shown in **Figure 10-5**, the monitor ROM immediately echoes each received byte back to the PTB0 pin for error checking.

If the high voltage (V<sub>DD</sub> + V<sub>HI</sub>) is removed from the IRQ1 pin or the RST pin, the SIM asserts its COP enable output. The COP is a mask option enabled or disabled by the COPD bit in the configuration register.



Figure 10-5. Read Transaction

Any result of a command appears after the echo of the last byte of the command.

### 10.4.4 Break Signal

A start bit followed by nine low bits is a break signal. (See Figure 10-6.) When the monitor receives a break signal, it drives the PTB0 pin high for the duration of two bits before echoing the break signal.



Figure 10-6. Break Transaction

#### 10.4.5 Commands

The monitor ROM uses the following commands:

- READ (read memory)
- WRITE (write memory)
- IREAD (indexed read)
- IWRITE (indexed write)
- READSP (read stack pointer)
- RUN (run user program)

Advance Information

Table 10-3. READ (Read Memory) Command



Table 10-4. WRITE (Write Memory) Command

| Description           | Write byte to memory                                                                 |  |  |  |
|-----------------------|--------------------------------------------------------------------------------------|--|--|--|
| Operand               | Specifies 2-byte address in high byte:low byte order; low byte followed by data byte |  |  |  |
| Data Returned         | None                                                                                 |  |  |  |
| Opcode                | \$49                                                                                 |  |  |  |
| SENT TO MONITOR WRITE | WRITE X ADDR. HIGH X ADDR. LOW X ADDR. LOW X DATA X DATA X                           |  |  |  |

Table 10-5. IREAD (Indexed Read) Command

| Description           | Read next 2 bytes in memory from last address accessed |  |  |
|-----------------------|--------------------------------------------------------|--|--|
| Operand               | Specifies 2-byte address in high byte:low byte order   |  |  |
| Data Returned         | Returns contents of next two addresses                 |  |  |
| Opcode                | \$1A                                                   |  |  |
| Command Sequence      | ce                                                     |  |  |
| SENT TO MONITOR IREAD | IREAD DATA DATA RESULT                                 |  |  |

Table 10-6. IWRITE (Indexed Write) Command

| Description            | Write to last address accessed + 1 |  |  |
|------------------------|------------------------------------|--|--|
| Operand                | Specifies single data byte         |  |  |
| Data Returned          | None                               |  |  |
| Opcode                 | \$19                               |  |  |
| SENT TO MONITOR IWRITE | IWRITE DATA DATA                   |  |  |

**NOTE:** A sequence of IREAD or IWRITE commands can sequentially access a block of memory over the full 64-Kbyte memory map.

Table 10-7. READSP (Read Stack Pointer) Command



Table 10-8. RUN (Run User Program) Command

| Description         | Executes RTI instruction |
|---------------------|--------------------------|
| Operand             | None                     |
| Data Returned       | None                     |
| Opcode              | \$28                     |
| Command Sequence    | ce                       |
| SENT TO MONITOR RUN | RUN                      |

# Monitor ROM (MON)

#### 10.4.6 Baud Rate

The communication baud rate is controlled by oscillator frequency and the state of the PTB3 pin upon entry into monitor mode. When PTB3 is high, the divide by ratio is 1024. If the PTB3 pin is at logic zero upon entry into monitor mode, the divide by ratio is 512.

Table 10-9. Monitor Baud Rate Selection

| Input Clock Frequency<br>(MHz) | PTB3 Pin | Baud Rate |
|--------------------------------|----------|-----------|
| 4.92                           | 0        | 9600 bps  |
| 4.92                           | 1        | 4800 bps  |

# Section 11. Timer Interface Module (TIM)

# 11.1 Contents

MC68HC(9)08JL3 — Rev. 1.0

#### 11.2 Introduction

This section describes the timer interface module (TIM2, Version B). The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. **Figure 11-1** is a block diagram of the TIM.

#### 11.3 Features

Features of the TIM include the following:

- Two Input Capture/Output Compare Channels
  - Rising-Edge, Falling-Edge, or Any-Edge Input Capture Trigger
  - Set, Clear, or Toggle Output Compare Action
- Buffered and Unbuffered Pulse Width Modulation (PWM) Signal Generation
- Programmable TIM Clock Input
  - Seven-Frequency Internal Bus Clock Prescaler Selection
- Free-Running or Modulo Up-Count Operation
- Toggle Any Channel Pin on Overflow
- TIM Counter Stop and Reset Bits
- Modular Architecture Expandable to Eight Channels

NOTE:

Reference to external clock source (TCLK) are only valid if MCU has an external TCLK pin. If the MCU has no external TCLK-pin, the TIM module must use the internal bus clock prescaler selections.

# 11.4 Functional Description

Figure 11-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The two TIM channels are programmable independently as input capture or output compare channels.



Figure 11-1. TIM Block Diagram

**Table 11-1.TIM I/O Register Summary** 

|                     | rable 11 11 mm #6 Regioter Cammary   |                  |           |        |        |        |        |         |       |        |
|---------------------|--------------------------------------|------------------|-----------|--------|--------|--------|--------|---------|-------|--------|
| Addr.               | Register Name                        |                  | Bit 7     | 6      | 5      | 4      | 3      | 2       | 1     | Bit 0  |
|                     |                                      | Read:            | TOF       | TOIE   | TSTOP  | 0      | 0      | PS2     | PS1   | PS0    |
| \$0020              | TIM Status/Control Register (TSC)    | Write:           | 0         | IOIE   | 13101  | TRST   |        | F32     | 131   | F30    |
|                     | ,                                    | Reset:           | 0         | 0      | 1      | 0      | 0      | 0       | 0     | 0      |
|                     |                                      | Read:            | Bit15     | Bit14  | Bit13  | Bit12  | Bit11  | Bit10   | Bit9  | Bit8   |
| \$0021              | TIM Counter Register High<br>(TCNTH) | Write:           |           |        |        |        |        |         |       |        |
|                     | ,                                    | Reset:           | 0         | 0      | 0      | 0      | 0      | 0       | 0     | 0      |
|                     |                                      | Read:            | Bit7      | Bit6   | Bit5   | Bit4   | Bit3   | Bit2    | Bit1  | Bit0   |
| \$0022              | TIM Counter Register Low (TCNTL)     | Write:           |           |        |        |        |        |         |       |        |
|                     | , ,                                  | Reset:           | 0         | 0      | 0      | 0      | 0      | 0       | 0     | 0      |
|                     | TIM Counter Modulo                   | Read:            | Bit15     | Di+1 / | Bit13  | Bit12  | Bit11  | Bit10   | Bit9  | Bit8   |
| \$0023 Register H   | Register High                        | Write:           | DILIO     | Bit14  | סונוט  | BILIZ  | BILLI  | BILLO   | DILB  | DIIO   |
|                     | (TMODH)                              | Reset:           | 1         | 1      | 1      | 1      | 1      | 1       | 1     | 1      |
|                     | TIM Counter Modulo                   | Read:            | Bit7      | Bit6   | Bit5   | Bit4   | Bit3   | Bit2    | Bit1  | Bit0   |
| \$0024 Register Lov | Register Low                         | Write:           | DIL7 DIL0 | Dito   | DICT   | Dito   | DILE   | Ditt    | Ditto |        |
|                     | (TMODL)                              | Reset:           | 1         | 1      | 1      | 1      | 1      | 1       | 1     | 1      |
|                     | TIM Channel 0                        | Read:            | CH0F      | CH0IE  | MS0B   | MS0A   | ELS0B  | ELS0A   | TOV0  | CH0MAX |
| \$0025              | Status/Control Register              | Write:           | 0         | CHOIL  | IVIOUD | IVIOUA | LLOUD  | LLOUA   | 1000  | CHOWAX |
|                     | (TSC0)                               | Reset:           | 0         | 0      | 0      | 0      | 0      | 0       | 0     | 0      |
|                     | TIM Channel 0                        | Read:            | Bit15     | Bit14  | Bit13  | Bit12  | Bit11  | Bit10   | Bit9  | Bit8   |
| \$0026              | Register High                        | ster High Write: | DILTT     | DILTO  | סווט   | Dito   |        |         |       |        |
|                     | (TCH0H)                              | Reset:           | Х         | Х      | Х      | Х      | Х      | Х       | Х     | Х      |
|                     | TIM Channel 0                        | Read:            | Bit7      | Bit6   | Bit5   | Bit4   | Bit3   | Dita    | Bit1  | Bit0   |
| \$0027 Registe      | Register Low                         | Write:           | DILI      | DILO   | סונס   | DIL4   | DIIJ   | Bit2    | DILI  | DILU   |
|                     | (TCH0L)                              | Reset:           | Х         | Х      | Х      | Х      | Х      | Х       | Х     | Х      |
|                     | TIM Channel 1                        | Read:            | CH1F      | CH1IE  | 0      | MS1A   | EI Q1D | EI Q1 A | TOV1  | CH1MAX |
| \$0028              | Status/Control Register              | Write:           | 0         | OTILE  |        | MS1A   | ELS1B  | ELS1A   | 1001  | OTHWAA |
|                     | (TSC1)                               | Reset:           | 0         | 0      | 0      | 0      | 0      | 0       | 0     | 0      |
|                     |                                      |                  |           |        |        |        |        |         |       |        |

Advance Information

| \$0029 | \$0029 TIM Channel 1<br>Register High<br>(TCH1H) |                 | Bit15 | Bit14    | Bit13   | Bit12 | Bit11      | Bit10   | Bit9 | Bit8 |  |
|--------|--------------------------------------------------|-----------------|-------|----------|---------|-------|------------|---------|------|------|--|
|        |                                                  |                 | Χ     | Χ        | X       | X     | Χ          | Χ       | Χ    | X    |  |
| \$002A | · · · · · · · · · · · · · · · · · · ·            | Read:<br>Write: | Bit7  | Bit6     | Bit5    | Bit4  | Bit3       | Bit2    | Bit1 | Bit0 |  |
|        | (TCH1L)                                          | Reset:          | Χ     | X        | X       | Χ     | Χ          | Χ       | X    | X    |  |
|        |                                                  |                 |       | = Unimpl | emented |       | X = Indete | rminate |      |      |  |

#### 11.4.1 TIM Counter Prescaler

The TIM clock source can be one of the seven prescaler outputs or the TIM clock pin, TCLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the TIM clock source.

#### 11.4.2 Input Capture

With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests.

## 11.4.3 Output Compare

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests.

#### 11.4.3.1 Unbuffered Output Compare

Any output compare channel can generate unbuffered output compare pulses as described in **11.4.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value.
- When changing to a larger output compare value, enable channel
  x TIM overflow interrupts and write the new value in the TIM
  overflow interrupt routine. The TIM overflow interrupt occurs at the
  end of the current counter overflow period. Writing a larger value
  in an output compare interrupt routine (at the end of the current
  pulse) could cause two output compares to occur in the same
  counter overflow period.

#### 11.4.3.2 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the PTD4/TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM

Advance Information

channel 0 registers initially controls the output on the PTD4/TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, PTD5/TCH1, is available as a general-purpose I/O pin.

#### **NOTE:**

In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares.

#### 11.4.4 Pulse Width Modulation (PWM)

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal.

As Figure 11-2 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic one. Program the TIM to set the pin if the state of the PWM pulse is logic zero.



Figure 11-2. PWM Period and Pulse Width

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is 000 (see 11.9.1 TIM Status and Control Register (TSC)).

The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%.

#### 11.4.4.1 Unbuffered PWM Signal Generation

Any output compare channel can generate unbuffered PWM pulses as described in 11.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to

Advance Information

write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.

NOTE:

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

#### 11.4.4.2 Buffered PWM Signal Generation

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the PTD4/TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the PTD4/TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and

MC68HC(9)08JL3 — Rev. 1.0

control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, PTD5/TCH1, is available as a general-purpose I/O pin.

NOTE:

In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals.

#### 11.4.4.3 PWM Initialization

To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure:

- 1. In the TIM status and control register (TSC):
  - a. Stop the TIM counter by setting the TIM stop bit, TSTOP.
  - Reset the TIM counter by setting the TIM reset bit, TRST.
- 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period.
- 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width.
- 4. In TIM channel x status and control register (TSCx):
  - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 11-3.)
  - b. Write 1 to the toggle-on-overflow bit, TOVx.
  - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 11-3.)

NOTE:

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

Advance Information

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100% duty cycle output. See 11.9.4 TIM Channel Status and Control Registers (TSC0:TSC1).

# 11.5 Interrupts

The following TIM sources can generate interrupt requests:

- TIM overflow flag (TOF) The TOF bit is set when the TIM counter value rolls over to \$0000 after matching the value in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register.
- TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE=1. CHxF and CHxIE are in the TIM channel x status and control register.

#### 11.6 Wait Mode

The WAIT instruction puts the MCU in low-power-consumption standby mode.

The TIM remains active after the execution of a WAIT instruction. In wait mode the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode.

MC68HC(9)08JL3 — Rev. 1.0

If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction.

# 11.7 TIM During Break Interrupts

A break interrupt stops the TIM counter.

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 8.8.3 Break Flag Control Register (BFCR).)

To allow software to clear status bits during a break interrupt, write a logic one to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic zero to the BCFE bit. With BCFE at logic zero (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic zero. After the break, doing the second step clears the status bit.

# 11.8 I/O Signals

Port D shares two of its pins with the TIM. The two TIM channel I/O pins are PTD4/TCH0 and PTD5/TCH1.

Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTD4/TCH0 can be configured as a buffered output compare or buffered PWM pin.

# 11.9 I/O Registers

The following I/O registers control and monitor operation of the TIM:

- TIM status and control register (TSC)
- TIM control registers (TCNTH:TCNTL)
- TIM counter modulo registers (TMODH:TMODL)
- TIM channel status and control registers (TSC0 and TSC1)
- TIM channel registers (TCH0H:TCH0L and TCH1H:TCH1L)

#### 11.9.1 TIM Status and Control Register (TSC)

The TIM status and control register does the following:

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock



Figure 11-3. TIM Status and Control Register (TSC)

#### TOF — TIM Overflow Flag Bit

This read/write flag is set when the TIM counter resets to \$0000 after reaching the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic zero to TOF. If another TIM

MC68HC(9)08JL3 — Rev. 1.0

overflow occurs before the clearing sequence is complete, then writing logic zero to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic one to TOF has no effect.

- 1 = TIM counter has reached modulo value
- 0 = TIM counter has not reached modulo value

#### TOIE — TIM Overflow Interrupt Enable Bit

This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

- 1 = TIM overflow interrupts enabled
- 0 = TIM overflow interrupts disabled

#### TSTOP — TIM Stop Bit

This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

- 1 = TIM counter stopped
- 0 = TIM counter active

# **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode.

#### TRST — TIM Reset Bit

Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic zero. Reset clears the TRST bit.

- 1 = Prescaler and TIM counter cleared
- 0 = No effect

# **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000.

#### PS[2:0] — Prescaler Select Bits

These read/write bits select either the TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as **Table 11-2** shows. Reset clears the PS[2:0] bits.

**Table 11-2. Prescaler Selection** 

| PS2 | PS1 | PS0 | TIM Clock Source        |
|-----|-----|-----|-------------------------|
| 0   | 0   | 0   | Internal Bus Clock ÷ 1  |
| 0   | 0   | 1   | Internal Bus Clock ÷ 2  |
| 0   | 1   | 0   | Internal Bus Clock ÷ 4  |
| 0   | 1   | 1   | Internal Bus Clock ÷ 8  |
| 1   | 0   | 0   | Internal Bus Clock ÷ 16 |
| 1   | 0   | 1   | Internal Bus Clock ÷ 32 |
| 1   | 1   | 0   | Internal Bus Clock ÷ 64 |
| 1   | 1   | 1   | Not available           |

#### 11.9.2 TIM Counter Registers (TCNTH:TCNTL)

The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers.

**NOTE:** 

If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break.



Figure 11-4. TIM Counter Registers (TCNTH:TCNTL)

#### 11.9.3 TIM Counter Modulo Registers (TMODH:TMODL)

The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers.



Figure 11-5. TIM Counter Modulo Registers (TMODH:TMODL)

**NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers.

### 11.9.4 TIM Channel Status and Control Registers (TSC0:TSC1)

Each of the TIM channel status and control registers does the following:

- Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIM overflow
- Selects 100% PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation



Figure 11-6. TIM Channel Status and Control Registers (TSC0:TSC1)

#### CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

When TIM CPU interrupt requests are enabled (CHxIE=1), clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a logic zero to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic zero to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a logic one to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x

#### CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit.

- 1 = Channel x CPU interrupt requests enabled
- 0 = Channel x CPU interrupt requests disabled

Advance Information

#### MSxB — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register.

Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O.

Reset clears the MSxB bit.

- 1 = Buffered output compare/PWM operation enabled
- 0 = Buffered output compare/PWM operation disabled

#### MSxA — Mode Select Bit A

When ELSxB:A  $\neq$  00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation.

#### See Table 11-3.

- 1 = Unbuffered output compare/PWM operation
- 0 = Input capture operation

When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin. (See Table 11-3.). Reset clears the MSxA bit.

- 1 = Initial output level low
- 0 = Initial output level high

# **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

#### ELSxB and ELSxA — Edge/Level Select Bits

When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.

When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.

When ELSxB and ELSxA are both clear, channel x is not connected to port D, and pin PTDx/TCHx is available as a general-purpose I/O pin. **Table 11-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.

Table 11-3. Mode, Edge, and Level Selection

| MSxB | MSxA | ELSxB | ELSxA | Mode                 | Configuration                                        |
|------|------|-------|-------|----------------------|------------------------------------------------------|
| Х    | 0    | 0     | 0     | Output               | Pin under Port Control;<br>Initial Output Level High |
| Х    | 1    | 0     | 0     | Preset               | Pin under Port Control;<br>Initial Output Level Low  |
| 0    | 0    | 0     | 1     |                      | Capture on Rising Edge Only                          |
| 0    | 0    | 1     | 0     | Input<br>Capture     | Capture on Falling Edge Only                         |
| 0    | 0    | 1     | 1     |                      | Capture on Rising or Falling Edge                    |
| 0    | 1    | 0     | 1     | Output               | Toggle Output on Compare                             |
| 0    | 1    | 1     | 0     | Compare              | Clear Output on Compare                              |
| 0    | 1    | 1     | 1     | or PWM               | Set Output on Compare                                |
| 1    | Х    | 0     | 1     | Buffered             | Toggle Output on Compare                             |
| 1    | Х    | 1     | 0     | Output<br>Compare or | Clear Output on Compare                              |
| 1    | Х    | 1     | 1     | Buffered<br>PWM      | Set Output on Compare                                |

**NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the PTDx/TCHx pin is stable for at least two bus clocks.

TOVx — Toggle-On-Overflow Bit

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit.

- 1 = Channel x pin toggles on TIM counter overflow.
- 0 = Channel x pin does not toggle on TIM counter overflow.

**NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.

CHxMAX — Channel x Maximum Duty Cycle Bit

When the TOVx bit is at logic zero, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 11-7** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared.

Advance Information



Figure 11-7. CHxMAX Latency

#### 11.9.5 TIM Channel Registers (TCH0H/L:TCH1H/L)

These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read.

In output compare mode (MSxB:MSxA  $\neq$  0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written.



Figure 11-8. TIM Channel Registers (TCH0H/L:TCH1H/L)

# Section 12. Analog-to-Digital Converter (ADC)

#### 12.1 Contents

| 12.2 Introduction                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12.3 Features                                                                                                                                                                                                                                                        |
| 12.4 Functional Description       134         12.4.1 ADC Port I/O Pins       135         12.4.2 Voltage Conversion       136         12.4.3 Conversion Time       136         12.4.4 Continuous Conversion       136         12.4.5 Accuracy and Precision       137 |
| 12.5 Interrupts                                                                                                                                                                                                                                                      |
| 12.6 Low-Power Modes       137         12.6.1 Wait Mode       137         12.6.2 Stop Mode       137                                                                                                                                                                 |
| 12.7       I/O Signals                                                                                                                                                                                                                                               |
| 12.8       I/O Registers       138         12.8.1       ADC Status and Control Register       138         12.8.2       ADC Data Register       140         12.8.3       ADC Input Clock Register       141                                                           |

# 12.2 Introduction

This section describes the analog-to-digital converter (ADC). The ADC is an 8-bit, 12-channels analog-to-digital converter.

MC68HC(9)08JL3 — Rev. 1.0

# **Analog-to-Digital Converter (ADC)**

#### 12.3 Features

Features of the ADC module include:

- 12 Channels ADC with Multiplexed Input
- Linear Successive Approximation
- 8-Bit Resolution
- Single or Continuous Conversion
- Conversion Complete Flag or Conversion Complete Interrupt
- Selectable ADC Clock

**Table 12-1. ADC Register Summary** 

| Register Name                           | Bit 7 | 6     | 5     | 4   | 3   | 2   | 1   | Bit 0 | Addr.  |
|-----------------------------------------|-------|-------|-------|-----|-----|-----|-----|-------|--------|
| ADC Status and Control register (ADSCR) | COCO  | AIEN  | ADCO  | CH4 | CH3 | CH2 | CH1 | CH0   | \$003C |
| ADC Data register (ADR)                 | AD7   | AD6   | AD5   | AD4 | AD3 | AD2 | AD1 | AD0   | \$003D |
| ADC Input Clock register (ADICLK)       | ADIV2 | ADIV1 | ADIV0 |     | 0   | 0   | 0   | 0     | \$003E |

# 12.4 Functional Description

Twelve ADC channels are available for sampling external sources at pins PTB0-PTB7 and PTD0-PTD3. An analog multiplexer allows the single ADC converter to select one of the 12 ADC channels as ADC voltage input (ADCVIN). ADCVIN is converted by the successive approximation register-based counters. The ADC resolution is 8 bits. When the conversion is completed, ADC puts the result in the ADC data register and sets a flag or generates an interrupt. Figure 12-1 shows a block diagram of the ADC.



Figure 12-1. ADC Block Diagram

#### 12.4.1 ADC Port I/O Pins

PTB0-PTB7 and PTD0-PTD3 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits (ADC Status and Control register, \$003C), define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O.

MC68HC(9)08JL3 - Rev. 1.0

# Analog-to-Digital Converter (ADC)

Writes to the port register or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return a logic 0 if the corresponding DDR bit is at logic 0. If the DDR bit is at logic 1, the value in the port data latch is read.

#### 12.4.2 Voltage Conversion

When the input voltage to the ADC equals  $V_{DD}$ , the ADC converts the signal to \$FF (full scale). If the input voltage equals  $V_{SS}$ , the ADC converts it to \$00. Input voltages between  $V_{DD}$  and  $V_{SS}$  are a straight-line linear conversion. All other input voltages will result in \$FF if greater than  $V_{DD}$  and \$00 if less than  $V_{SS}$ .

**NOTE:** Input voltage should not exceed the analog supply voltages.

#### 12.4.3 Conversion Time

Sixteen ADC internal clocks are required to perform one conversion. The ADC starts a conversion on the first rising edge of the ADC internal clock immediately following a write to the ADSCR. If the ADC internal clock is selected to run at 1 MHz, then one conversion will take 16µs to complete. With a 1 MHz ADC internal clock the maximum sample rate is 62.5 kHz.

Number of Bus Cycles = Conversion Time  $\times$  Bus Frequency

#### 12.4.4 Continuous Conversion

In the continuous conversion mode, the ADC continuously converts the selected channel filling the ADC data register with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit (ADC Status & Control register, \$003C) is set after each conversion and can be cleared by writing the ADC status and control register or reading of the ADC data register.

Advance Information

#### 12.4.5 Accuracy and Precision

The conversion process is monotonic and has no missing codes.

#### 12.5 Interrupts

When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled.

#### 12.6 Low-Power Modes

The following subsections describe the ADC in low-power modes.

#### 12.6.1 Wait Mode

The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the CH[4:0] bits in the ADC Status and Control register to logic 1's before executing the WAIT instruction.

#### 12.6.2 Stop Mode

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before attempting a new ADC conversion after exiting stop mode.

# 12.7 I/O Signals

The ADC module has 12 channels that are shared with I/O port B and port D.

MC68HC(9)08JL3 — Rev. 1.0

# **Analog-to-Digital Converter (ADC)**

#### 12.7.1 ADC Voltage In (ADCVIN)

ADCVIN is the input voltage signal from one of the 12 ADC channels to the ADC module.

# 12.8 I/O Registers

These I/O registers control and monitor ADC operation:

- ADC Status and Control register (ADSCR)
- ADC data register (ADR)
- ADC clock register (ADICLK)

#### 12.8.1 ADC Status and Control Register

The following paragraphs describe the function of the ADC Status and Control register.



Figure 12-2. ADC Status and Control Register (ADSCR)

#### COCO — Conversions Complete Bit

When the AIEN bit is a logic 0, the COCO is a read-only bit which is set each time a conversion is completed. This bit is cleared whenever the ADC status and control register is written or whenever the ADC data register is read. Reset clears this bit.

1 = conversion completed (AIEN = 0)

0 = conversion not completed (AIEN = 0)

When the AIEN bit is a logic 1 (CPU interrupt enabled), the COCO is a read-only bit, and will always be logic 0 when read.

Advance Information

#### AIEN — ADC Interrupt Enable Bit

When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit.

- 1 = ADC interrupt enabled
- 0 = ADC interrupt disabled

#### ADCO — ADC Continuous Conversion Bit

When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit.

- 1 = Continuous ADC conversion
- 0 = One ADC conversion

#### ADCH[4:0] — ADC Channel Select Bits

ADCH4, ADCH3, ADCH2, ADCH1, and ADCH0 form a 5-bit field which is used to select one of the ADC channels. The five channel select bits are detailed in the following table. Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal. (See **Table 12-2.**)

The ADC subsystem is turned off when the channel select bits are all set to one. This feature allows for reduced power consumption for the MCU when the ADC is not used. Reset sets all of these bits to a logic 1.

**NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize.

# Analog-to-Digital Converter (ADC)

**Table 12-2. MUX Channel Select** 

| CH4 | СНЗ | CH2 | CH1 | СНО | ADC Channel | Input Select                  |
|-----|-----|-----|-----|-----|-------------|-------------------------------|
| 0   | 0   | 0   | 0   | 0   | ADC0        | PTB0                          |
| 0   | 0   | 0   | 0   | 1   | ADC1        | PTB1                          |
| 0   | 0   | 0   | 1   | 0   | ADC2        | PTB2                          |
| 0   | 0   | 0   | 1   | 1   | ADC3        | PTB3                          |
| 0   | 0   | 1   | 0   | 0   | ADC4        | PTB4                          |
| 0   | 0   | 1   | 0   | 1   | ADC5        | PTB5                          |
| 0   | 0   | 1   | 1   | 0   | ADC6        | PTB6                          |
| 0   | 0   | 1   | 1   | 1   | ADC7        | PTB7                          |
| 0   | 1   | 0   | 0   | 0   | ADC8        | PTD3                          |
| 0   | 1   | 0   | 0   | 1   | ADC9        | PTD2                          |
| 0   | 1   | 0   | 1   | 0   | ADC10       | PTD1                          |
| 0   | 1   | 0   | 1   | 1   | ADC11       | PTD0                          |
| 0   | 1   | 1   | 0   | 0   |             |                               |
| :   | :   | :   | :   | :   | _           | Unused<br>(see Note 1)        |
| 1   | 1   | 0   | 1   | 0   |             | (000 1100 1)                  |
| 1   | 1   | 0   | 1   | 1   | _           | Reserved                      |
| 1   | 1   | 1   | 0   | 0   | _           | Unused                        |
| 1   | 1   | 1   | 0   | 1   |             | V <sub>DDA</sub> (see Note 2) |
| 1   | 1   | 1   | 1   | 0   |             | V <sub>SSA</sub> (see Note 2) |
| 1   | 1   | 1   | 1   | 1   |             | ADC power off                 |

#### NOTES:

## 12.8.2 ADC Data Register

One 8-bit result register is provided. This register is updated each time an ADC conversion completes.

<sup>1.</sup> If any unused channels are selected, the resulting ADC conversion will be unknown.

<sup>2.</sup> The voltage levels supplied from internal reference nodes as specified in the table are used to verify the operation of the ADC converter both in production test and for user applications.



Figure 12-3. ADC Data Register (ADR)

#### 12.8.3 ADC Input Clock Register

This register selects the clock frequency for the ADC.



Figure 12-4. ADC Input Clock Register (ADICLK)

ADIV2:ADIV0 — ADC Clock Prescaler Bits

ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 12-3** shows the available clock configurations. The ADC clock should be set to approximately 1 MHz.

# Analog-to-Digital Converter (ADC)

Table 12-3. ADC Clock Divide Ratio

| ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate       |
|-------|-------|-------|----------------------|
| 0     | 0     | 0     | ADC Input Clock ÷ 1  |
| 0     | 0     | 1     | ADC Input Clock ÷ 2  |
| 0     | 1     | 0     | ADC Input Clock ÷ 4  |
| 0     | 1     | 1     | ADC Input Clock ÷ 8  |
| 1     | Х     | Х     | ADC Input Clock ÷ 16 |

X = don't care

# Section 13. I/O Ports

#### 13.1 Contents

| 13.2   | Introduction                                      |
|--------|---------------------------------------------------|
| 13.3   | Port A                                            |
| 13.4   | Port A Data Register (PTA)144                     |
| 13.4.1 | Data Direction Register A (DDRA)145               |
| 13.4.2 | Port A Input Pull-up Enable Register (PTAPUE) 146 |
| 13.5   | Port B                                            |
| 13.5.1 | Port B Data Register (PTB)                        |
| 13.5.2 | Data Direction Register B (DDRB)                  |
| 13.6   | Port D                                            |
| 13.6.1 | Port D Data Register (PTD)                        |
| 13.6.2 | Data Direction Register D (DDRD)151               |
| 13.6.3 | Port D Control Register (PDCR)152                 |

# 13.2 Introduction

Twenty three bidirectional input-output (I/O) pins form three parallel ports. All I/O pins are programmable as inputs or outputs.

#### **NOTE:**

Connect any unused I/O pins to an appropriate logic level, either  $V_{\rm DD}$  or  $V_{\rm SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage.

Bit 7 6 5 4 3 2 1 Bit 0 **Register Name** Port A Data Register (PTA) PTA6 PTA5 PTA4 PTA3 PTA2 PTA1 PTA0 Port B Data Register (PTB) PTB7 PTB6 PTB5 PTB4 PTB3 PTB2 PTB1 PTB0 PTD5 PTD2 Port D Data Register (PTD) PTD7 PTD6 PTD4 PTD3 PTD1 PTD0

DDRA5

DDRB5

DDRD5

DDRA4

DDRB4

DDRD4

DDRA3

DDRB3

DDRD3

SLOWD7

DDRA2

DDRB2

DDRD2

SLOWD6

DDRA1

DDRB1

DDRD1

PTDPU7

DDRA0

DDRB0

DDRD0

PTDPU6

PTAPUE0

Table 13-1. I/O Port Register Summary

DDRA6

DDRB6

DDRD6

Port-A Input Enable (PTAPUE) PTA6EN PTAPUE6 PTAPUE5 PTAPUE4 PTAPUE3 PTAPUE2 PTAPUE1

DDRB7

DDRD7

#### 13.3 Port A

Port A is an 7-bit special function port that shares all seven of its pins with the Keyboard Interrupt (KBI) Module, **See Section 15.** Each port A pin also has software configurable pull-up device if the corresponding port pin is configured as input port. PTA0 to PTA5 has direct LED drive capability.

# 13.4 Port A Data Register (PTA)

Data Direction Register A (DDRA)

Data Direction Register B (DDRB)

Data Direction Register D (DDRD)

Port D Control Register

The port A data register (PTA) contains a data latch for each of the seven port A pins.



Figure 13-1. Port A Data Register (PTA)

Addr.

\$0000

\$0001

\$0003

\$0004

\$0005

\$0007

\$000A

\$000D

| Additional Function | 30k pull-up           |
|---------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Additional Function | Keyboard<br>Interrupt |

Figure 13-1. Port A Data Register (PTA)

### PTA[6:0] — Port A Data Bits

These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

### KBA[6:0] — Port A Keyboard Interrupts

The keyboard interrupt enable bits, KBIE6-KBIE0, in the keyboard interrupt control register (KBAIER) enable the port A pins as external interrupt pins, (see Section 15. Keyboard Interrupt Module (KBI)).

### 13.4.1 Data Direction Register A (DDRA)

Data direction register A determines whether each port A pin is an input or an output. Writing a logic one to a DDRA bit enables the output buffer for the corresponding port A pin; a logic zero disables the output buffer.



Figure 13-2. Data Direction Register A (DDRA)

#### DDRA[6:0] — Data Direction Register A Bits

These read/write bits control port A data direction. Reset clears DDRA[6:0], configuring all port A pins as inputs.

- 1 = Corresponding port A pin configured as output
- 0 = Corresponding port A pin configured as input

**NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.

Figure 13-3 shows the port A I/O logic.



Figure 13-3. Port A I/O Circuit

When DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.

### 13.4.2 Port A Input Pull-up Enable Register (PTAPUE)

The Port A Input Pull-up Enable Register (PTAPUE) contains a software configurable pull-up device for each if the seven port A pins. Each bit is individually configurable and requires the corresponding data direction register, DDRAx be configured as input. Each pull-up device is automatically and dynamically disabled when its corresponding DDRAx bit is configured as output.



Figure 13-4. Port B Pull-up Control Register B (PUCB)

PTA6EN — Enable PTA6 on OSC2.

These read/write bit configures the OSC2 pin function when RC oscillator option is selected.

- 1 = OSC2 becomes PTA6 and has all the interrupt and pull-up function.
- 0 = OSC2 outputs RC oscillator clock (RCCLK)

PTAPUE[6:0] — Port A Input Pull-up Enable bits

These read/write bits are software programmable to enable pull-up devices on port A pins

- 1 = Corresponding port A pin configured to have internal pull if its DDRA bit is set to 0
- 0 = Pull-up device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit.

Table 13-2 summarizes the operation of the port B pins.

**Table 13-2. Port A Pin Functions** 

| PTAPUE Bit | DDRA | PTA Bit          | I/O Pin Mode                          | Accesses to DDRB | Access    | es to PTB                |
|------------|------|------------------|---------------------------------------|------------------|-----------|--------------------------|
| FIAFOL BIL | Bit  | FIABIL           | I/O FIII MOGE                         | Read/Write       | Read      | Write                    |
| 1          | 0    | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA6-DDRA0      | Pin       | PTA6-PTA0 <sup>(3)</sup> |
| 0          | 0    | Х                | Input, Hi-Z <sup>(4)</sup>            | DDRA6-DDRA0      | Pin       | PTA6-PTA0 <sup>(3)</sup> |
| Х          | 1    | Х                | Output                                | DDRA6-DDRA0      | PTA6-PTA0 | PTA6-PTA0                |

- 1. X = Don't care.
- 2. I/O pin pulled to V<sub>DD</sub> by internal pull-up.
- 3. Writing affects data register, but does not affect input.
- 4. Hi-Z = High Impedence

#### 13.5 Port B

Port B is an 8-bit special function port that shares all eight of its port pins with the Analog-to-Digital converter (ADC) module, **See Section 12.** 

### 13.5.1 Port B Data Register (PTB)

The port B data register contains a data latch for each of the eight port B pins.



Figure 13-5. Port B Data Register (PTB)

### PTB[7:0] — Port B Data Bits

These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.

### 13.5.2 Data Direction Register B (DDRB)

Data direction register B determines whether each port B pin is an input or an output. Writing a logic one to a DDRB bit enables the output buffer for the corresponding port B pin; a logic zero disables the output buffer.



Figure 13-6. Data Direction Register B (DDRB)

### DDRB[7:0] — Data Direction Register B Bits

These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs.

- 1 = Corresponding port B pin configured as output
- 0 = Corresponding port B pin configured as input

**NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. **Figure 13-7** shows the port B I/O logic.



Figure 13-7. Port B I/O Circuit

When DDRBx is a logic 1, reading address \$0001 reads the Hotbox data latch. When DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-3**summarizes the operation of the port B pins.

**Accesses to DDRB Accesses to PTB DDRB Bit PTB Bit** I/O Pin Mode Read/Write Read Write  $\chi^{(1)}$ Input, Hi-Z<sup>(2)</sup> DDRB7-DDRB0 Pin PTB[7:0]<sup>(3)</sup> 0 DDRB7-DDRB0 Pin PTB[7:0] 1 Χ Output

Table 13-3. Port B Pin Functions

<sup>1.</sup> X = don't care

<sup>2.</sup> Hi-Z = high impedance

<sup>3.</sup> Writing affects data register, but does not affect the input.

### 13.6 Port D

Port D is an 8-bit special function port that shares two of its pins with Timer Interface Module, (see **Section 11.**) and shares four of its pins with Analog to Digital Conversion Module (see **Section 12.**). PTD6 and PTD7 each has high current drive (25mA sink) and programmable pull-up. PTD2, PTD3, PTD6 and PTD7 each has LED driving capability.

### 13.6.1 Port D Data Register (PTD)

The port D data register contains a data latch for each of the eight port D pins.

|                      | Address:                 | \$0003                   |       |       |      |      |       |       |
|----------------------|--------------------------|--------------------------|-------|-------|------|------|-------|-------|
|                      | Bit 7                    | 6                        | 5     | 4     | 3    | 2    | 1     | Bit 0 |
| Read:                | DTD7                     | DTDe                     | PTD5  | DTD4  | DTD2 | PTD2 | PTD1  | PTD0  |
| Write:               | PTD7                     | PTD6                     | פטוץ  | PTD4  | PTD3 | PIDZ | PIDI  | PIDU  |
| Reset:               |                          |                          |       |       |      |      |       |       |
| Additional Functions | LED                      | LED                      |       |       | LED  | LED  |       |       |
|                      |                          |                          |       |       | ADC8 | ADC9 | ADC10 | ADC11 |
|                      |                          |                          | T1CH1 | T1CH0 |      |      |       |       |
|                      | 25mA sink<br>(Slow Edge) | 25mA sink<br>(Slow Edge) |       |       |      |      |       |       |
|                      | 5k pull-up               | 5k pull-up               |       |       |      |      |       |       |

Figure 13-8. Port D Data Register (PTD)

#### PTD[7:0] — Port D Data Bits

These read/write bits are software programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data.

### 13.6.2 Data Direction Register D (DDRD)

Data direction register D determines whether each port D pin is an input or an output. Writing a logic one to a DDRD bit enables the output buffer for the corresponding port D pin; a logic zero disables the output buffer.



Figure 13-9. Data Direction Register D (DDRD)

DDRD[7:0] — Data Direction Register D Bits

These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs.

- 1 = Corresponding port D pin configured as output
- 0 = Corresponding port D pin configured as input

**NOTE:** Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. **Figure 13-10** shows the port D I/O logic.



Figure 13-10. Port D I/O Circuit

When DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 13-4** summarizes the operation of the port D pins.

| DDRD<br>Rit   | PTD Bit          | I/O Pin<br>Mode            | Accesses<br>to DDRA | Accesse | s to PTD                |
|---------------|------------------|----------------------------|---------------------|---------|-------------------------|
| Bit FIDBI Mod |                  | Wiode                      | Read/Write          | Read    | Write                   |
| 0             | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRD[7:0]           | Pin     | PTD[7:0] <sup>(3)</sup> |
| 1             | Х                | Output                     | DDRD[7:0]           | Pin     | PTD[7:0]                |

Table 13-4. Port D Pin Functions

### 13.6.3 Port D Control Register (PDCR)

The Port D Control Register enables/disables the pull-up resistor and slow-edge high current capability of pins PTD6 and PTD7.



Figure 13-11. Port D Control Register (PDCR)

#### SLOWDx — Slow Edge Enable

The SLOWD6 and SLOWD7 bits enable the Slow-edge, open-drain, high current output (25mA sink) of port pins PTD6 and PTD7 respectively. DDRx bit is not affected by SLOWDx.

- 1 = Slow edge enabled; pin is open-drain output
- 0 = Slow edge disabled; pin is push-pull

#### PTDPUx — Pull-up Enable

The PTDPU6 and PTDPU7 bits enable the 5k pull-up on PTD6 and PTD7 respectively, regardless the status of DDRDx bit.

- 1 = Enable 5k pull-up
- 0 = Disable 5k pull-up

<sup>1.</sup> X = don't care

<sup>2.</sup> Hi-Z = high impedance

<sup>3.</sup> Writing affects data register, but does not affect the input.

# Section 14. External Interrupt (IRQ)

### 14.1 Contents

| 14.2 | Introduction                           | 153 |
|------|----------------------------------------|-----|
| 14.3 | Features                               | 153 |
|      | Functional Description                 |     |
| 14.5 | IRQ Module During Break Interrupts     | 157 |
| 14.6 | IRQ Status and Control Register (ISCR) | 157 |

### 14.2 Introduction

The IRQ module provides a non-maskable interrupt input.

#### 14.3 Features

Features of the IRQ module include the following:

- A Dedicated External Interrupt Pin (IRQ1)
- IRQ1 Interrupt Control Bits
- Hysteresis Buffer
- Programmable Edge-only or Edge and Level Interrupt Sensitivity
- Automatic Interrupt Acknowledge
- IRQ1 pin includes internal pullup resistor

MC68HC(9)08JL3 — Rev. 1.0

## 14.4 Functional Description

A logic zero applied to the external interrupt pin can latch a CPU interrupt request. Figure 14-1 shows the structure of the IRQ module.

Interrupt signals on the IRQ1 pin are latched into the IRQ1 latch. An interrupt latch remains set until one of the following actions occurs:

- Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ latch.
- Software clear Software can clear the interrupt latch by writing to the acknowledge bit in the interrupt status and control register (ISCR). Writing a logic one to the ACK1 bit clears the IRQ1 latch.
- Reset A reset automatically clears the interrupt latch.

The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or low-level-triggered. The MODE1 bit in the ISCR controls the triggering sensitivity of the IRQ1 pin.

When the interrupt pin is edge-triggered only, the CPU interrupt request remains set until a vector fetch, software clear, or reset occurs.

When the interrupt pin is both falling-edge and low-level-triggered, the CPU interrupt request remains set until both of the following occur:

- Vector fetch or software clear
- Return of the interrupt pin to logic one

The vector fetch or software clear may occur before or after the interrupt pin returns to logic one. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE1 control bit, thereby clearing the interrupt even if the pin stays low.

When set, the IMASK1 bit in the ISCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK1 bit is clear.

NOTE:

The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests.(See 8.6 Exception Control.)



Figure 14-1. IRQ Module Block Diagram



Table 14-1. IRQ I/O Port Register Summary

#### 14.4.1 IRQ1 Pin

A logic zero on the IRQ1 pin can latch an interrupt request into the IRQ1 latch. A vector fetch, software clear, or reset clears the IRQ1 latch.

If the MODE1 bit is set, the  $\overline{IRQ1}$  pin is both falling-edge-sensitive and low-level-sensitive. With MODE1 set, both of the following actions must occur to clear IRQ1:

MC68HC(9)08JL3 - Rev. 1.0

### **External Interrupt (IRQ)**

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic one to the ACK1 bit in the interrupt status and control register (ISCR). The ACK1 bit is useful in applications that poll the IRQ1 pin and require software to clear the IRQ1 latch. Writing to the ACK1 bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK1 does not affect subsequent transitions on the IRQ1 pin. A falling edge that occurs after writing to the ACK1 bit latches another interrupt request. If the IRQ1 mask bit, IMASK1, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB.
- Return of the IRQ1 pin to logic one As long as the IRQ1 pin is at logic zero, IRQ1 remains active.

The vector fetch or software clear and the return of the  $\overline{IRQ1}$  pin to logic one may occur in any order. The interrupt request remains pending as long as the  $\overline{IRQ1}$  pin is at logic zero. A reset will clear the latch and the MODE1 control bit, thereby clearing the interrupt even if the pin stays low.

If the MODE1 bit is clear, the  $\overline{IRQ1}$  pin is falling-edge-sensitive only. With MODE1 clear, a vector fetch or software clear immediately clears the IRQ1 latch.

The IRQF1 bit in the ISCR register can be used to check for pending interrupts. The IRQF1 bit is not affected by the IMASK1 bit, which makes it useful in applications where polling is preferred.

Use the BIH or BIL instruction to read the logic level on the  $\overline{IRQ1}$  pin.

**NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine.

### 14.5 IRQ Module During Break Interrupts

The system integration module (SIM) controls whether the IRQ1 latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. (See Section 8. System Integration Module (SIM).)

To allow software to clear the IRQ1 latch during a break interrupt, write a logic one to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the latches during the break state, write a logic zero to the BCFE bit. With BCFE at logic zero (its default state), writing to the ACK1 bit in the IRQ status and control register during the break state has no effect on the IRQ latch.

### 14.6 IRQ Status and Control Register (ISCR)

The IRQ Status and Control Register (ISCR) controls and monitors operation of the IRQ module. The ISCR has the following functions:

- Shows the state of the IRQ1 flag
- Clears the IRQ1 latch
- Masks IRQ1 and interrupt request
- Controls triggering sensitivity of the IRQ1 interrupt pin



Figure 14-2. IRQ Status and Control Register (INTSCR)

### **External Interrupt (IRQ)**

### IRQF1 — IRQ1 Flag

This read-only status bit is high when the IRQ1 interrupt is pending.

- $1 = \overline{IRQ1}$  interrupt pending
- $0 = \overline{IRQ1}$  interrupt not pending

### ACK1 — IRQ1 Interrupt Request Acknowledge Bit

Writing a logic one to this write-only bit clears the IRQ1 latch. ACK1 always reads as logic zero. Reset clears ACK1.

### IMASK1 — IRQ1 Interrupt Mask Bit

Writing a logic one to this read/write bit disables IRQ1 interrupt requests. Reset clears IMASK1.

- 1 = IRQ1 interrupt requests disabled
- 0 = IRQ1 interrupt requests enabled

### MODE1 — IRQ1 Edge/Level Select Bit

This read/write bit controls the triggering sensitivity of the IRQ1 pin. Reset clears MODE1.

- $1 = \overline{IRQ1}$  interrupt requests on falling edges and low levels
- $0 = \overline{IRQ1}$  interrupt requests on falling edges only

# Section 15. Keyboard Interrupt Module (KBI)

### 15.1 Contents

| 15.2                       | Introduction1                           | 59             |
|----------------------------|-----------------------------------------|----------------|
| 15.3                       | Features                                | <b>5</b> 9     |
| 15.4.1<br>15.4.2<br>15.4.2 | Functional Description                  | 62<br>63<br>63 |
| 15.5                       | Wait Mode                               | 65             |
| 15.6                       | Stop Mode                               | 65             |
| 15.7                       | Keyboard Module During Break Interrupts | 65             |

#### 15.2 Introduction

The keyboard interrupt module (KBI) provides seven independently maskable external interrupts which are accessible via PTA0-PTA6 pins.

#### 15.3 Features

Features of the keyboard interrupt module include the following:

- Seven Keyboard Interrupt Pins with Separate Keyboard Interrupt Enable Bits and one Keyboard Interrupt Mask.
- Software configurable pull-up device if input pin is configured as input port bit.
- Programmable Edge-Only or Edge- and Level- Interrupt Sensitivity
- Exit from Low-Power Modes

MC68HC(9)08JL3 — Rev. 1.0

Table 15-1. I/O Port Register Summary

| Register Name                                | Bit 7 | 6     | 5     | 4     | 3     | 2     | 1      | Bit 0 | Addr.  |
|----------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|--------|
| Keyboard Status and Control Register (KBSCR) | 0     | 0     | 0     | 0     | KEYFB | ACK   | IMASKB | MODEB | \$001A |
| Keyboard Interrupt Enable Register (KBIER)   |       | KBIE6 | KBIE5 | KBIE4 | KBIE3 | KBIE2 | KBIE1  | KBIE0 | \$001B |

## 15.4 Functional Description



Figure 15-1. Keyboard Interrupt Block Diagram

Writing to the KBIE6–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin in port A also enables its internal pull-up device irrespective to the status of the PTAPUEx pin. A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request.

A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODE bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt.

- If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low.
- If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low.

If the MODE bit is set, the keyboard interrupt pins are both falling edgeand low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request:

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK bit in the keyboard status and control register KBSCR. The ACK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFE0 and \$FFE1.
- Return of all enabled keyboard interrupt pins to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set.

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order.

If the MODE bit is clear, the keyboard interrupt pin is falling-edgesensitive only. With MODE clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODE bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0.

MC68HC(9)08JL3 — Rev. 1.0

## **Keyboard Interrupt Module (KBI)**

The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASK) which makes it useful in applications where polling is preferred.

To determine the logic level on a keyboard interrupt pin, disable the pullup device, use the data direction register to configure the pin as an input and then read the data register.

NOTE:

Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.

### 15.4.1 Keyboard Initialization

When a keyboard interrupt pin is enabled, it takes time for the internal pull-up to reach a logic 1. Therefore a false interrupt can occur as soon as the pin is enabled.

To prevent a false interrupt on keyboard initialization:

- Mask keyboard interrupts by setting the IMASK bit in the keyboard status and control register.
- 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
- Write to the ACK bit in the keyboard status and control register to clear any false interrupts.
- Clear the IMASK bit.

An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load.

Another way to avoid a false interrupt:

1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in the data direction register A.

- 2. Write logic 1s to the appropriate port A data register bits.
- 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

### 15.4.2 Keyboard Interrupt Registers

### 15.4.2.1 Keyboard status and control register:

- Flags keyboard interrupt requests.
- Acknowledges keyboard interrupt requests.
- Masks keyboard interrupt requests.
- Controls keyboard interrupt triggering sensitivity.



Figure 15-2. Keyboard Status and Control Register (KBSCR)

Bits 7-4 — Not used

These read-only bits always read as logic 0s.

KEYF — Keyboard Flag Bit

This read-only bit is set when a keyboard interrupt is pending on port-A. Reset clears the KEYF bit.

1 = Keyboard interrupt pending

0 = No keyboard interrupt pending

ACK — Keyboard Acknowledge Bit

Writing a logic 1 to this write-only bit clears the keyboard interrupt request on port-A. ACK always reads as logic 0. Reset clears ACK

MC68HC(9)08JL3 — Rev. 1.0

## **Keyboard Interrupt Module (KBI)**

### IMASK— Keyboard Interrupt Mask Bit

Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port-A. Reset clears the IMASK bit.

- 1 = Keyboard interrupt requests masked
- 0 = Keyboard interrupt requests not masked

### MODE — Keyboard Triggering Sensitivity Bit

This read/write bit controls the triggering sensitivity of the keyboard interrupt pins on port-A. Reset clears MODB.

- 1 = Keyboard interrupt requests on falling edges and low levels
- 0 = Keyboard interrupt requests on falling edges only

### 15.4.2.2 Keyboard Interrupt Enable Register

The port-A keyboard interrupt enable register enables or disables each port-A pin to operate as a keyboard interrupt pin.



Figure 15-3. Keyboard Interrupt Enable Register (KBIER)

#### KBIE6-KBIE0 — Port-A Keyboard Interrupt Enable Bits

Each of these read/write bits enables the corresponding keyboard interrupt pin on port-A to latch interrupt requests. Reset clears the keyboard interrupt enable register.

- 1 = KBlx pin enabled as keyboard interrupt pin
- 0 = KBIx pin not enabled as keyboard interrupt pin

### 15.5 Wait Mode

The keyboard modules remain active in wait mode. Clearing the IMASK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode.

### 15.6 Stop Mode

The keyboard module remains active in stop mode. Clearing the IMASK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode.

## 15.7 Keyboard Module During Break Interrupts

The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state.

To allow software to clear the keyboard interrupt latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the keyboard acknowledge bit (ACK) in the keyboard status and control register during the break state has no effect.



# Section 16. Computer Operating Properly (COP)

### 16.1 Contents

| 16.2   | Introduction                     |
|--------|----------------------------------|
| 16.3   | Functional Description           |
| 16.4   | I/O Signals                      |
| 16.4.1 | 2OSCOUT169                       |
| 16.4.2 | COPCTL Write                     |
| 16.4.3 | Power-On Reset169                |
| 16.4.4 | Internal Reset169                |
| 16.4.5 | Reset Vector Fetch170            |
| 16.4.6 | COPD (COP Disable)170            |
| 16.5   | COP Control Register (COPCTL)170 |
| 16.6   | Interrupts170                    |
| 16.7   | Monitor Mode                     |
| 16.8   | Low-Power Modes                  |
| 16.8.1 | Wait Mode                        |
| 16.8.2 | Stop Mode                        |
| 16.9   | COP Module During Break Mode     |

### 16.2 Introduction

This section describes the computer operating properly module, a freerunning counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by periodically clearing the COP counter.

MC68HC(9)08JL3 - Rev. 1.0

### 16.3 Functional Description

Figure 16-1 shows the structure of the COP module.



#### NOTE:

1. See SIM section for more details.

Figure 16-1. COP Block Diagram

Table 16-1. COP I/O Register Summary

| Register Name                 | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | Addr.  |
|-------------------------------|-------|---|---|---|---|---|---|-------|--------|
| COP Control Register (COPCTL) |       |   |   |   |   |   |   |       | \$FFFF |

The COP counter is a free-running 6-bit counter preceded by the 12-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after

Advance Information

MC68HC(9)08JL3 — Rev. 1.0

 $2^{18}$  –  $2^4$  2OSCOUT cycles. With a 8MHz crystal, the COP timeout period is 32.775 msec. Writing any value to location \$FFFF before overflow occurs clears the COP counter and prevents reset.

A COP reset pulls the RST pin low for 32 2OSCOUT cycles and sets the COP bit in the reset status register (RSR). (See **8.8.2 Reset Status Register (RSR)**.).

### NOTE:

Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly.

### 16.4 I/O Signals

The following paragraphs describe the signals shown in Figure 16-1.

#### 16.4.1 2OSCOUT

2OSCOUT is the oscillator output signal. 2OSCOUT frequency is equal to the crystal frequency or the RC-oscillator frequency.

#### 16.4.2 COPCTL Write

Writing any value to the COP control register (COPCTL) (see **16.5 COP Control Register (COPCTL)**) clears the COP counter and clears bits 12 through 4 of the SIM counter. Reading the COP control register returns the low byte of the reset vector.

#### 16.4.3 Power-On Reset

The power-on reset (POR) circuit in the SIM clears the SIM counter 4096 2OSCOUT cycles after power-up.

#### 16.4.4 Internal Reset

An internal reset clears the SIM counter and the COP counter.

MC68HC(9)08JL3 — Rev. 1.0

## **Computer Operating Properly (COP)**

#### 16.4.5 Reset Vector Fetch

A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the SIM counter.

### 16.4.6 COPD (COP Disable)

The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register (CONFIG). (See Section 6. Configuration Register (CONFIG).)

### 16.5 COP Control Register (COPCTL)

The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector.



Figure 16-2. COP Control Register (COPCTL)

### 16.6 Interrupts

The COP does not generate CPU interrupt requests.

### 16.7 Monitor Mode

The COP is disabled in monitor mode when  $V_{DD}$  +  $V_{HI}$  is present on the  $\overline{IRQ1}$  pin or on the  $\overline{RST}$  pin.

### 16.8 Low-Power Modes

The WAIT and STOP instructions put the MCU in low-power consumption standby modes.

#### 16.8.1 Wait Mode

The COP continues to operate during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine.

### 16.8.2 Stop Mode

Stop mode turns off the 2OSCOUT input to the COP and clears the SIM counter. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

### 16.9 COP Module During Break Mode

The COP is disabled during a break interrupt when  $V_{DD}$  +  $V_{HI}$  is present on the  $\overline{RST}$  pin.

# **Computer Operating Properly (COP)**

# Section 17. Low Voltage Inhibit (LVI)

### 17.1 Contents

| 17.2   | Introduction                              |
|--------|-------------------------------------------|
| 17.3   | Features                                  |
| 17.4   | Functional Description                    |
| 17.5   | LVI Control Register (CONFIG2/CONFIG1)174 |
| 17.6   | Low-Power Modes                           |
| 17.6.1 | Wait Mode                                 |
| 17.6.2 | 2 Stop Mode                               |

### 17.2 Introduction

This section describes the low-voltage inhibit module (LVI), which monitors the voltage on the  $V_{DD}$  and can generate interrupt to the CPU and also forces a reset when the  $V_{DD}$  voltage falls to the LVI trip (LVI<sub>TRIP</sub>) voltage.

### 17.3 Features

Features of the LVI module include the following:

- Selectable LVI trip voltage
- Programmable power consumption

MC68HC(9)08JL3 - Rev. 1.0

### 17.4 Functional Description

**Figure 17-1** shows the structure of the LVI module. The LVI is enabled after a reset. The LVI module contains a bandgap reference circuit and comparator. Setting LVI disable bit (LVID) disables the LVI to monitor  $V_{DD}$  voltage. The LVI trip voltage selection bits (LVIT1, LVIT0) determines at which  $V_{DD}$  level the LVI module should take actions.

The LVI module generates one output signal:

**Reset** — an reset signal will be generated to reset the CPU when V<sub>DD</sub> drops to below the set trip point.



Figure 17-1. LVI Module Block Diagram

## 17.5 LVI Control Register (CONFIG2/CONFIG1)



Figure 17-2. Configuration Register 2 (CONFIG2)

Advance Information

MC68HC(9)08JL3 — Rev. 1.0



Figure 17-3. Configuration Register 1 (CONFIG1)

LVID — Low Voltage Inhibit Disable Bit

1 = Low Voltage Inhibit disabled

0 = Low Voltage Inhibit enabled

### LVIT1, LVIT0 — LVI Trip Voltage Selection

These two bits determine at which level of  $V_{DD}$  the LVI module will come into action. LVIT1 and LVIT0 are cleared by a Power-On Reset only.

| LIVT1 | LVIT0 | LVI <sub>TRIP</sub> |
|-------|-------|---------------------|
| 0     | 0     | 1.6V                |
| 0     | 1     | 2.4V                |
| 1     | 0     | 4.0V                |
| 1     | 1     | Reserved            |

#### 17.6 Low-Power Modes

The STOP and WAIT instructions put the MCU in low-power-consumption standby modes.

#### 17.6.1 Wait Mode

The LVI module, when enabled, will continue to operate in WAIT Mode.

### 17.6.2 Stop Mode

The LVI module, when enabled, will continue to operate in STOP Mode.

MC68HC(9)08JL3 — Rev. 1.0

# Low Voltage Inhibit (LVI)

# Section 18. Break Module (BREAK)

### 18.1 Contents

| 18.2   | Introduction                                  |
|--------|-----------------------------------------------|
| 18.3   | Features                                      |
| 18.4   | Functional Description                        |
| 18.4.1 | Flag Protection During Break Interrupts179    |
| 18.4.2 | CPU During Break Interrupts                   |
| 18.4.3 | TIM During Break Interrupts179                |
| 18.4.4 | COP During Break Interrupts                   |
| 18.5   | Break Module Registers                        |
| 18.5.1 | Break Status and Control Register (BRKSCR)180 |
| 18.5.2 | Break Address Registers (BRKH and BRKL)181    |
| 18.6   | Low-Power Modes                               |
| 18.6.1 | Wait Mode                                     |
| 18.6.2 | Stop Mode                                     |

### 18.2 Introduction

This section describes the break module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program.

### 18.3 Features

Features of the break module include the following:

- Accessible I/O Registers during the Break Interrupt
- CPU-Generated Break Interrupts

MC68HC(9)08JL3 — Rev. 1.0

- Software-Generated Break Interrupts
- COP Disabling during Break Interrupts

### 18.4 Functional Description

When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal (BKPT) to the SIM. The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode).

The following events can cause a break interrupt to occur:

- A CPU-generated address (the address in the program counter) matches the contents of the break address registers.
- Software writes a logic one to the BRKA bit in the break status and control register.

When a CPU generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return from interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 18-1 shows the structure of the break module.



Figure 18-1. Break Module Block Diagram

Table 18-1. Break I/O Register Summary

| Register Name                          | Bit 7  | 6    | 5  | 4  | 3  | 2  | 1 | Bit 0 | Addr.  |
|----------------------------------------|--------|------|----|----|----|----|---|-------|--------|
| Break Address Register High (BRKH)     | Bit 15 | 14   | 13 | 12 | 11 | 10 | 9 | Bit 8 | \$FE0C |
| Break Address Register Low (BRKL)      | Bit 7  | 6    | 5  | 4  | 3  | 2  | 1 | Bit 0 | \$FE0D |
| Break Status/Control Register (BRKSCR) | BRKE   | BRKA | 0  | 0  | 0  | 0  | 0 | 0     | \$FE0E |

### 18.4.1 Flag Protection During Break Interrupts

The system integration module (SIM) controls whether or not module status bits can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 8.8.3 Break Flag Control Register (BFCR) and see the Break Interrupts subsection for each module.)

### 18.4.2 CPU During Break Interrupts

The CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC:\$FFFD (\$FEFC:\$FEFD in monitor mode)

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

### 18.4.3 TIM During Break Interrupts

A break interrupt stops the timer counter.

### 18.4.4 COP During Break Interrupts

The COP is disabled during a break interrupt when  $V_{DD} + V_{HI}$  is present on the  $\overline{RST}$  pin.

MC68HC(9)08JL3 — Rev. 1.0

## 18.5 Break Module Registers

Three registers control and monitor operation of the break module:

- Break status and control register (BRKSCR)
- Break address register high (BRKH)
- Break address register low (BRKL)

### 18.5.1 Break Status and Control Register (BRKSCR)

The break status and control register contains break module enable and status bits.



Figure 18-2. Break Status and Control Register (BRKSCR)

#### BRKE — Break Enable Bit

This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic zero to bit 7. Reset clears the BRKE bit.

- 1 = Breaks enabled on 16-bit address match
- 0 = Breaks disabled

#### BRKA — Break Active Bit

This read/write status and control bit is set when a break address match occurs. Writing a logic one to BRKA generates a break interrupt. Clear BRKA by writing a logic zero to it before exiting the break routine. Reset clears the BRKA bit.

- 1 = Break address match
- 0 = No break address match

## 18.5.2 Break Address Registers (BRKH and BRKL)

The break address registers contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.



Figure 18-3. Break Address Registers (BRKH and BRKL)

#### 18.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

#### 18.6.1 Wait Mode

If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set (see 8.7 Low-Power Modes). Clear the SBSW bit by writing logic zero to it.

### **18.6.2 Stop Mode**

A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. See **8.8 SIM Registers**.

MC68HC(9)08JL3 - Rev. 1.0

# Break Module (BREAK)

# Section 19. Preliminary Electrical Specifications

### 19.1 Contents

| 19.2  | Introduction                       |
|-------|------------------------------------|
| 19.3  | Absolute Maximum Ratings           |
| 19.4  | Functional Operating Range185      |
| 19.5  | Thermal Characteristics            |
| 19.6  | 5.0V DC Electrical Characteristics |
| 19.7  | 5.0V Control Timing                |
| 19.8  | 5.0V Oscillator Characteristics    |
| 19.9  | 3.0V DC Electrical Characteristics |
| 19.10 | 3.0V Control Timing                |
| 19.11 | 3.0V Oscillator Characteristics    |

# 19.2 Introduction

This section contains electrical and timing specifications. These values are design targets and have not yet been fully tested.

# 19.3 Absolute Maximum Ratings

Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it.

**NOTE:** 

This device is not guaranteed to operate properly at the maximum ratings. Refer to 19.6 5.0V DC Electrical Characteristics for guaranteed operating conditions.

Table 19-1. Absolute Maximum Ratings<sup>(1)</sup>

| Characteristic                                                        | Symbol            | Value                            | Unit |
|-----------------------------------------------------------------------|-------------------|----------------------------------|------|
| Supply Voltage                                                        | V <sub>DD</sub>   | -0.3 to +6.0                     | V    |
| Input Voltage                                                         | V <sub>IN</sub>   | $V_{SS}$ = 0.3 to $V_{DD}$ + 0.3 | V    |
| Maximum Current Per Pin Excluding V <sub>DD</sub> and V <sub>SS</sub> | I                 | ±25                              | mA   |
| Storage Temperature                                                   | T <sub>STG</sub>  | -55 to +150                      | °C   |
| Maximum Current Out of V <sub>SS</sub>                                | I <sub>MVSS</sub> | 100                              | mA   |
| Maximum Current Into V <sub>DD</sub>                                  | I <sub>MVDD</sub> | 100                              | mA   |

#### NOTE:

#### **NOTE:**

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that  $V_{IN}$  and  $V_{OUT}$  be constrained to the range  $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either  $V_{SS}$  or  $V_{DD}$ .)

<sup>1.</sup> Voltages referenced to  $V_{SS}$ .

# 19.4 Functional Operating Range

**Table 19-2. Operating Range** 

| Characteristic                                                                 | Symbol          | Value                    | Unit   |
|--------------------------------------------------------------------------------|-----------------|--------------------------|--------|
| Operating Temperature Range                                                    | T <sub>A</sub>  | -40 to +85               | °C     |
| Operating Voltage Range<br>MC68HC08JL3 (ROM part)<br>MC68HC908JL3 (FLASH part) | V <sub>DD</sub> | 1.8 to 5.5<br>2.7 to 5.5 | V<br>V |

# 19.5 Thermal Characteristics

**Table 19-3. Thermal Characteristics** 

| Characteristic                                                                             | Symbol                | Value                                                                    | Unit                                 |
|--------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------|--------------------------------------|
| Thermal Resistance 16-Pin PDIP 16-Pin SOIC 20-Pin PDIP 20-Pin SOIC 28-Pin PDIP 28-Pin SOIC | $\theta_{	extsf{JA}}$ | 70<br>70<br>70<br>70<br>70<br>70                                         | °C/W<br>°C/W<br>°C/W<br>°C/W<br>°C/W |
| I/O Pin Power Dissipation                                                                  | P <sub>I/O</sub>      | User Determined                                                          | W                                    |
| Power Dissipation <sup>(1)</sup>                                                           | P <sub>D</sub>        | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273  ^{\circ}C)$      | W                                    |
| Constant <sup>(2)</sup>                                                                    | К                     | $P_{D} \times (T_{A} + 273 \text{ °C})$ $+ P_{D}^{2} \times \theta_{JA}$ | W/°C                                 |
| Average Junction Temperature                                                               | TJ                    | $T_A + (P_D \times \theta_{JA})$                                         | °C                                   |
| Maximum Junction Temperature                                                               | T <sub>JM</sub>       | 100                                                                      | °C                                   |

Power dissipation is a function of temperature.
 K constant unique to the device. K can be determined for a known T<sub>A</sub> and measured P<sub>D</sub>. With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of T<sub>A</sub>.

# 19.6 5.0V DC Electrical Characteristics

Table 19-4. DC Electrical Characteristics  $(V_{DD} = 4.5 \text{ to } 5.5 \text{ Vdc})^{(1)}$ 

| Characteristic                                                                                         | Symbol                              | Min                  | Тур <sup>(2)</sup> | Max                 | Unit           |
|--------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|--------------------|---------------------|----------------|
| Output High Voltage (I <sub>LOAD</sub> = -2.0 mA) PTA[0:6], PTB[0:7], PTD[0:7]                         | V <sub>OH</sub>                     | V <sub>DD</sub> -0.8 | _                  | _                   | V              |
| Output Low Voltage<br>(I <sub>LOAD</sub> = 1.6mA) PTA[6], PTB[7:0], PTD[0:1],<br>PTD[4:5]              | V <sub>OL</sub>                     | _                    | _                  | 0.4                 | V              |
| Output Low Voltage<br>(I <sub>LOAD</sub> = 25mA) PTD[6:7]                                              | V <sub>OL</sub>                     | _                    | _                  | 0.5                 | V              |
| Output Low Voltage (I <sub>LOAD</sub> = 10mA) PTA[0:5], PTD[2:3], PTD[6:7]                             | V <sub>OL</sub>                     | _                    | 3.0                | _                   | V              |
| Input High Voltage PTA[0:6], PTB[0:7],PTD[0:7], RST, IRQ, OSC1                                         | V <sub>IH</sub>                     | $0.7 \times V_{DD}$  | _                  | V <sub>DD</sub>     | V              |
| Input Low Voltage PTA[0:6], PTB[0:7],PTD[0:7], RST, IRQ, OSC1                                          | V <sub>IL</sub>                     | V <sub>SS</sub>      | _                  | $0.3 \times V_{DD}$ | V              |
| $V_{DD}$ Supply Current  Run, $f_{OP} = 2.0 \text{ MHz}^{(3)}$ Wait $^{(4)}$ Stop $^{(5)}$ 0°C to 85°C | I <sub>DD</sub>                     | _<br>_<br>_<br>_     | _<br>_<br>_<br>_   | TBD<br>TBD<br>TBD   | mA<br>mA<br>μA |
| Digital I/O Ports Hi-Z Leakage Current                                                                 | I <sub>IL</sub>                     | _                    | _                  | ± 10                | μА             |
| Input Current                                                                                          | I <sub>IN</sub>                     | _                    | _                  | ± 1                 | μА             |
| Capacitance Ports (as Input or Output)                                                                 | C <sub>OUT</sub><br>C <sub>IN</sub> | _                    | _                  | 12<br>8             | pF             |
| POR ReArm Voltage <sup>(6)</sup>                                                                       | V <sub>POR</sub>                    | 0                    | _                  | 100                 | mV             |
| POR Rise Time Ramp Rate <sup>(7)</sup>                                                                 | R <sub>POR</sub>                    | 0.035                | _                  | _                   | V/ms           |
| Monitor Mode Entry Voltage                                                                             | V <sub>HI</sub>                     | $1.4 \times V_{DD}$  |                    | $2.0 \times V_{DD}$ | V              |
| Pullup resistors: PTD[6:7] RST, IRQ1, PTA[0:6]                                                         | R <sub>PU1</sub>                    | 3.5<br>21            | 5<br>30            | 6.5<br>39           | kΩ<br>kΩ       |
| LVR Reset Voltage (VDD=4.5V to 5.5V)                                                                   | V <sub>LVR5</sub>                   | TBD                  | 4.0                | TBD                 | V              |

# Table 19-4. DC Electrical Characteristics $(V_{DD} = 4.5 \text{ to } 5.5 \text{ Vdc})^{(1)}$

| Characteristic | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit |  |
|----------------|--------|-----|--------------------|-----|------|--|
|----------------|--------|-----|--------------------|-----|------|--|

- 1.  $V_{DD} = 4.5$  to 5.5 Vdc,  $V_{SS} = 0$  Vdc,  $T_A = T_L$  to  $T_H$ , unless otherwise noted.
- 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.
- 3. Run (operating)  $I_{DD}$  measured using external square wave clock source. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled.
- 4. Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>OSCXCLK</sub> = 8 MHz); all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects wait I<sub>DD</sub>.

  5. STOP I<sub>DD</sub> measured with OSC1 grounded, no port pins sourcing current.
- 6. Maximum is highest voltage that POR is guaranteed.
- 7. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached.
- 8.  $R_{PU1}$  and  $R_{PU2}$  are measured at  $V_{DD} = 5.0V$

# 19.7 5.0V Control Timing

Table 19-5. Control Timing  $(V_{DD} = 4.5 \text{ to } 5.5 \text{ Vdc})^{(1)}$ 

| Characteristic                              | Symbol           | Min | Max | Unit |
|---------------------------------------------|------------------|-----|-----|------|
| Internal Operating Frequency <sup>(2)</sup> | f <sub>OP</sub>  | _   | 8.0 | MHz  |
| RST Input Pulse Width Low <sup>(3)</sup>    | t <sub>IRL</sub> | 750 | _   | ns   |

#### NOTES:

- V<sub>SS</sub> = 0 Vdc; timing shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless otherwise noted.
   Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this
- 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.

## 19.8 5.0V Oscillator Characteristics

**Table 19-6. Oscillator Component Specifications** 

| Characteristic                                           | Symbol             | Min | Тур            | Max | Unit |
|----------------------------------------------------------|--------------------|-----|----------------|-----|------|
| XTALCLK Crystal Frequency <sup>(1)</sup>                 | foscxclk           | _   | 10             | 32  | MHz  |
| RCCLK RC-oscillator<br>Frequency <sup>(4)</sup>          | f <sub>RCCLK</sub> | 9   | 10             | 11  | MHz  |
| External Clock<br>Reference Frequency <sup>(1)</sup> (2) | foscxclk           | dc  | _              | 32  | MHz  |
| Crystal Load Capacitance <sup>(3)</sup>                  | C <sub>L</sub>     | _   | _              | _   |      |
| Crystal Fixed Capacitance <sup>(3)</sup>                 | C <sub>1</sub>     | _   | $2 \times C_L$ | _   |      |
| Crystal Tuning Capacitance <sup>(3)</sup>                | C <sub>2</sub>     | _   | $2 \times C_L$ | _   |      |
| Feedback Bias Resistor                                   | R <sub>B</sub>     | _   | 10 ΜΩ          | _   |      |
| Series Resistor <sup>(3)(4)</sup>                        | R <sub>S</sub>     | _   | _              |     |      |
| RC oscillator external R                                 | R <sub>EXT</sub>   |     | TBD            |     |      |
| RC oscillator external C                                 | C <sub>EXT</sub>   | _   | TBD            | _   |      |

- 1. No more than 10% duty cycle deviation from 50%
- 2. Consult crystal vendor data sheet
- 3. Not Required for high frequency crystals

# 19.9 3.0V DC Electrical Characteristics

Table 19-7. DC Electrical Characteristics  $(V_{DD} = 2.7 \text{ to } 3.3 \text{ Vdc})^{(1)}$ 

| Characteristic                                                                                         | Symbol                              | Min                  | Тур <sup>(2)</sup> | Max                 | Unit           |
|--------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|--------------------|---------------------|----------------|
| Output High Voltage (I <sub>LOAD</sub> = -TBD mA) PTA[0:6], PTB[0:7], PTD[0:7]                         | V <sub>OH</sub>                     | V <sub>DD</sub> -0.8 | _                  | _                   | V              |
| Output Low Voltage<br>(I <sub>LOAD</sub> = TBD mA) PTA[6], PTB[7:0], PTD[0:1],<br>PTD[4:5]             | V <sub>OL</sub>                     | _                    | _                  | 0.4                 | V              |
| Output Low Voltage<br>(I <sub>LOAD</sub> = TBD mA) PTD[6:7]                                            | V <sub>OL</sub>                     | _                    | _                  | 0.5                 | V              |
| Output Low Voltage (I <sub>LOAD</sub> = TBD mA) PTA[0:5], PTD[2:3], PTD[6:7]                           | V <sub>OL</sub>                     | _                    | 1.8                | _                   | V              |
| Input High Voltage PTA[0:6], PTB[0:7],PTD[0:7], RST, IRQ, OSC1                                         | V <sub>IH</sub>                     | $0.7 \times V_{DD}$  | _                  | V <sub>DD</sub>     | V              |
| Input Low Voltage PTA[0:6], PTB[0:7],PTD[0:7], RST, IRQ, OSC1                                          | V <sub>IL</sub>                     | V <sub>SS</sub>      | _                  | $0.3 \times V_{DD}$ | V              |
| $V_{DD}$ Supply Current  Run, $f_{OP} = 2.0 \text{ MHz}^{(3)}$ Wait $^{(4)}$ Stop $^{(5)}$ 0°C to 85°C | I <sub>DD</sub>                     | _<br>_<br>_<br>_     | _<br>_<br>_        | TBD<br>TBD<br>TBD   | mA<br>mA<br>μA |
| Digital I/O Ports Hi-Z Leakage Current                                                                 | I <sub>IL</sub>                     | _                    | _                  | ± 10                | μА             |
| Input Current                                                                                          | I <sub>IN</sub>                     | _                    | _                  | ± 1                 | μА             |
| Capacitance Ports (as Input or Output)                                                                 | C <sub>OUT</sub><br>C <sub>IN</sub> | _                    | _                  | 12<br>8             | pF             |
| POR ReArm Voltage <sup>(6)</sup>                                                                       | V <sub>POR</sub>                    | 0                    | _                  | 100                 | mV             |
| POR Rise Time Ramp Rate <sup>(7)</sup>                                                                 | R <sub>POR</sub>                    | 0.035                | _                  | _                   | V/ms           |
| Monitor Mode Entry Voltage                                                                             | V <sub>HI</sub>                     | $1.4 \times V_{DD}$  |                    | $2.0 \times V_{DD}$ | V              |
| Pullup resistors: PTD[6:7] RST, IRQ1, PTA[0:6]                                                         | R <sub>PU1</sub>                    | 3.5<br>21            | 5<br>30            | 6.5<br>39           | kΩ<br>kΩ       |
| LVR Reset Voltage (VDD=2.7V to 3.3V)                                                                   | V <sub>LVR3</sub>                   | TBD                  | 2.4                | TBD                 | V              |

# Table 19-7. DC Electrical Characteristics $(V_{DD} = 2.7 \text{ to } 3.3 \text{ Vdc})^{(1)}$

| Characteristic | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit |  |
|----------------|--------|-----|--------------------|-----|------|--|
|----------------|--------|-----|--------------------|-----|------|--|

- 1.  $V_{DD}$  = 2.7 to 3.3 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.
- 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.
- 3. Run (operating)  $I_{DD}$  measured using external square wave clock source. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled.
- 4. Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>OSCXCLK</sub> = 8 MHz); all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects wait I<sub>DD</sub>.

  5. STOP I<sub>DD</sub> measured with OSC1 grounded, no port pins sourcing current.
- 6. Maximum is highest voltage that POR is guaranteed.
- 7. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached.
- 8.  $R_{PU1}$  and  $R_{PU2}$  are measured at  $V_{DD} = 5.0V$

# 19.10 3.0V Control Timing

Table 19-8. Control Timing  $(V_{DD} = 2.7 \text{ to } 3.3 \text{ Vdc})^{(1)}$ 

| Characteristic                              | Symbol           | Min | Max | Unit |
|---------------------------------------------|------------------|-----|-----|------|
| Internal Operating Frequency <sup>(2)</sup> | f <sub>OP</sub>  | _   | 4.0 | MHz  |
| RST Input Pulse Width Low <sup>(3)</sup>    | t <sub>IRL</sub> | 1.5 | _   | μs   |

#### NOTES:

- V<sub>SS</sub> = 0 Vdc; timing shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless otherwise noted.
   Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this
- 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.

### 19.11 3.0V Oscillator Characteristics

**Table 19-9. Oscillator Component Specifications** 

| Characteristic                                           | Symbol             | Min | Тур            | Max | Unit |
|----------------------------------------------------------|--------------------|-----|----------------|-----|------|
| XTALCLK Crystal Frequency <sup>(1)</sup>                 | foscxclk           | _   | 8              | _   | MHz  |
| RCCLK RC-oscillator<br>Frequency <sup>(4)</sup>          | f <sub>RCCLK</sub> | TBD | TBD            | TBD | MHz  |
| External Clock<br>Reference Frequency <sup>(1)</sup> (2) | foscxclk           | dc  | _              | 32  | MHz  |
| Crystal Load Capacitance <sup>(3)</sup>                  | CL                 | _   | _              |     |      |
| Crystal Fixed Capacitance <sup>(3)</sup>                 | C <sub>1</sub>     | _   | $2 \times C_L$ |     |      |
| Crystal Tuning Capacitance <sup>(3)</sup>                | C <sub>2</sub>     | _   | $2 \times C_L$ | _   |      |
| Feedback Bias Resistor                                   | R <sub>B</sub>     | _   | 10 ΜΩ          | _   |      |
| Series Resistor <sup>(3)(4)</sup>                        | R <sub>S</sub>     | _   | _              |     |      |
| RC oscillator external R                                 | R <sub>EXT</sub>   |     | TBD            |     |      |
| RC oscillator external C                                 | C <sub>EXT</sub>   |     | TBD            | _   |      |

- 1. No more than 10% duty cycle deviation from 50%
- 2. Consult crystal vendor data sheet
- 3. Not Required for high frequency crystals

# Section 20. Mechanical Specifications

### 20.1 Contents

| 20.2 | Introduction |
|------|--------------|
| 20.3 | 16-Pin PDIP  |
| 20.4 | 16-Pin SOIC  |
| 20.5 | 20-Pin PDIP  |
| 20.6 | 20-Pin SOIC  |
| 20.7 | 28-Pin PDIP  |
| 20.8 | 28-Pin SOIC  |

# 20.2 Introduction

The MC68HC(9)08JL3 is available in 16-pin PDIP, 16-pin SOIC, 20-pin PDIP, 20-pin SOIC, 28-pin PDIP, and 28-pin SOIC, packages.

MC68HC(9)08JL3 — Rev. 1.0

### 20.3 16-Pin PDIP



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
  DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  DIMENSION B DOES NOT INCLUDE MOLD FLASH.
- ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS |  |  |
|-----|-------|-------|----------|--------|--|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44   |  |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |  |
| G   | 0.100 | BSC   | 2.54     | BSC    |  |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |  |
| M   | 0°    | 10°   | 0 °      | 10 °   |  |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |  |

Figure 20-1. 16-Pin PDIP (Case #648)

### 20.4 16-Pin SOIC



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INC   | HES   |
|-----|-------------|-------|-------|-------|
| DIM | MIN         | MAX   | MIN   | MAX   |
| Α   | 10.15       | 10.45 | 0.400 | 0.411 |
| В   | 7.40        | 7.60  | 0.292 | 0.299 |
| С   | 2.35        | 2.65  | 0.093 | 0.104 |
| D   | 0.35        | 0.49  | 0.014 | 0.019 |
| F   | 0.50        | 0.90  | 0.020 | 0.035 |
| G   | 1.27 BSC    |       | 0.050 | BSC   |
| J   | 0.25        | 0.32  | 0.010 | 0.012 |
| K   | 0.10        | 0.25  | 0.004 | 0.009 |
| M   | 0 °         | 7°    | 0 °   | 7°    |
| Р   | 10.05       | 10.55 | 0.395 | 0.415 |
| R   | 0.25        | 0.75  | 0.010 | 0.029 |

Figure 20-2. 16-Pin SOIC (Case #751G)

Advance Information

MC68HC(9)08JL3 — Rev. 1.0

### 20.5 20-Pin PDIP



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSION B DOES NOT INCLUDE MOLD

|     | INC       | HES   | MILLIN   | IETERS |
|-----|-----------|-------|----------|--------|
| DIM | MIN       | MAX   | MIN      | MAX    |
| Α   | 1.010     | 1.070 | 25.66    | 27.17  |
| В   | 0.240     | 0.260 | 6.10     | 6.60   |
| С   | 0.150     | 0.180 | 3.81     | 4.57   |
| D   | 0.015     | 0.022 | 0.39     | 0.55   |
| E   | 0.050     | BSC   | 1.27 BSC |        |
| F   | 0.050     | 0.070 | 1.27     | 1.77   |
| G   | 0.100     | BSC   | 2.54 BSC |        |
| J   | 0.008     | 0.015 | 0.21     | 0.38   |
| K   | 0.110     | 0.140 | 2.80     | 3.55   |
| L   | 0.300 BSC |       | 7.62     | BSC    |
| M   | 0 °       | 15°   | 0°       | 15°    |
| N   | 0.020     | 0.040 | 0.51     | 1.01   |

Figure 20-3. 20-Pin PDIP (Case #738)

## 20.6 20-Pin SOIC



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.150
- (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 12.65  | 12.95  | 0.499 | 0.510 |
| В   | 7.40   | 7.60   | 0.292 | 0.299 |
| С   | 2.35   | 2.65   | 0.093 | 0.104 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.50   | 0.90   | 0.020 | 0.035 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.25   | 0.32   | 0.010 | 0.012 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0 °    | 7°     | 0°    | 7 °   |
| Р   | 10.05  | 10.55  | 0.395 | 0.415 |
| R   | 0.25   | 0.75   | 0.010 | 0.029 |

Figure 20-4. 20-Pin SOIC (Case #751D)

MC68HC(9)08JL3 - Rev. 1.0

### 20.7 28-Pin PDIP



- 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE
- AND EACH OTHER.
  2. DIMENSION L TO CENTER OF LEADS WHEN
- FORMED PARALLEL.
  3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 36.45       | 37.21 | 1.435     | 1.465 |
| В   | 13.72       | 14.22 | 0.540     | 0.560 |
| С   | 3.94        | 5.08  | 0.155     | 0.200 |
| D   | 0.36        | 0.56  | 0.014     | 0.022 |
| F   | 1.02        | 1.52  | 0.040     | 0.060 |
| G   | 2.54        | BSC   | 0.100 BSC |       |
| Н   | 1.65        | 2.16  | 0.065     | 0.085 |
| J   | 0.20        | 0.38  | 0.008     | 0.015 |
| K   | 2.92        | 3.43  | 0.115     | 0.135 |
| L   | 15.24 BSC   |       | 0.600     | BSC   |
| M   | 0°          | 15°   | 0°        | 15°   |
| N   | 0.51        | 1.02  | 0.020     | 0.040 |

Figure 20-5. 28-Pin PDIP (Case #710)

# 20.8 28-Pin SOIC



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- ANSI 1 14.50M, 1962.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
- PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INC   | HES   |
|-----|-------------|-------|-------|-------|
| DIM | MIN         | MAX   | MIN   | MAX   |
| Α   | 17.80       | 18.05 | 0.701 | 0.711 |
| В   | 7.40        | 7.60  | 0.292 | 0.299 |
| U   | 2.35        | 2.65  | 0.093 | 0.104 |
| ם   | 0.35        | 0.49  | 0.014 | 0.019 |
| F   | 0.41        | 0.90  | 0.016 | 0.035 |
| G   | 1.27        | BSC   | 0.050 | BSC   |
| 7   | 0.23        | 0.32  | 0.009 | 0.013 |
| K   | 0.13        | 0.29  | 0.005 | 0.011 |
| М   | 0°          | 8°    | 0°    | 8°    |
| Р   | 10.01       | 10.55 | 0.395 | 0.415 |
| R   | 0.25        | 0.75  | 0.010 | 0.020 |

Figure 20-6. 28-Pin SOIC (Case #751F)

# Section 21. Ordering Information

### 21.1 Contents

| 21.2 | Introduction     | • • • | .197 |
|------|------------------|-------|------|
| 21 3 | MC Order Numbers |       | 197  |

# 21.2 Introduction

This section contains ordering numbers for the MC68HC(9)08JL3.

# 21.3 MC Order Numbers

**Table 21-1. MC Order Numbers** 

| MC order number                                                                                           | Oscillator option  | Operating temperature range |
|-----------------------------------------------------------------------------------------------------------|--------------------|-----------------------------|
| MC68HC908JL3P<br>MC68HC908JL3JP<br>MC68HC908JL3AP<br>MC68HC908JL3DW<br>MC68HC908JL3JDW<br>MC68HC908JL3ADW | Crystal oscillator | −40 °C to +85 °C            |
| MC68HRC908JL3P MC68HRC908JL3JP MC68HRC908JL3AP MC68HRC908JL3DW MC68HRC908JL3JDW MC68HRC908JL3ADW          | RC oscillator      | −40 °C to +85 °C            |

#### Notes:

P = 16-pin PDIP

JP = 20-pin PDIP

AP = 28-pin PDIP

DW = 16-pin SOIC

JDW = 20-pin SOIC

ADW = 28-pin SOIC

MC68HC(9)08JL3 - Rev. 1.0

# Ordering Information

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Application Employer.

#### How to reach us:

**USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1-800-441-2447 or 1-303-675-2140 **JAPAN:** Nippon Motorola Ltd. SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. 03-5487-8488 **Mfax<sup>TM</sup>, Motorola Fax Back System:** RMFAX0@email.sps.mot.com; http://sps.motorola.com/mfax/; TOUCHTONE 1-602-244-6609;

US and Canada ONLY 1-800-774-1848 **HOME PAGE:** http://motorola.com/sps/



Mfax is a trademark of Motorola, Inc. © Motorola, Inc., 1999