

# MM54HC107/MM74HC107 Dual J-K Flip-Flops with Clear

# **General Description**

These J-K Flip-Flops utilize advanced silicon-gate CMOS technology to achieve the high noise immunity and low power dissipation of standard CMOS integrated circuits. These devices can drive 10 LS-TTL loads.

These flip-flops are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent J, K, CLOCK, and CLEAR inputs and Q and  $\overline{\rm Q}$  outputs. CLEAR is independent of the clock and accomplished by a low level on the input.

The 54HC/74HC logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

### **Features**

- Typical propagation delay: 16 ns
- Wide operating voltage range: 2-6V
- Low input current: 1 µA maximum
- Low quiescent current: 40 µA (74HC series)
- High output drive: 10 LS-TTL loads

## **Connection Diagram**

#### Dual-In-Line Package



### **Truth Table**

|     | Inputs       | Outputs |   |        |                 |
|-----|--------------|---------|---|--------|-----------------|
| CLR | CLK          | J       | K | Q      | Q               |
| L   | Х            | Х       | Χ | L      | Н               |
| Н   | $\downarrow$ | L       | L | Q0     | $\overline{Q}0$ |
| Н   | $\downarrow$ | Н       | L | Н      | L               |
| Н   | $\downarrow$ | L       | Н | L      | Н               |
| Н   | $\downarrow$ | Н       | Н | TOGGLE |                 |
| Н   | Н            | Χ       | Χ | Q0     | $\overline{Q}0$ |

Order Number MM54HC107 or MM74HC107

### **Logic Diagram**







# Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                             | -0.5 to $+7.0$ V                                |
|---------------------------------------------------------------|-------------------------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                           | $-1.5$ to $V_{CC} + 1.5V$                       |
| DC Output Voltage (V <sub>OUT</sub> )                         | $-0.5$ to $V_{\mbox{CC}}\!+\!0.5\mbox{V}$       |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> )      | $\pm$ 20 mA                                     |
| DC Output Current, per pin (IOUT)                             | $\pm$ 25 mA                                     |
| DC V <sub>CC</sub> or GND Current, per pin (I <sub>CC</sub> ) | $\pm$ 50 mA                                     |
| Storage Temperature Range (T <sub>STG</sub> )                 | $-65^{\circ}\text{C to } + 150^{\circ}\text{C}$ |

Power Dissipation (PD)

(Note 3) 600 mW S.O. Package only 500 mW

Lead Temperature  $(T_L)$ 

(Soldering 10 seconds)

| Operating Conditions                           |     |          |       |  |  |  |  |
|------------------------------------------------|-----|----------|-------|--|--|--|--|
|                                                | Min | Max      | Units |  |  |  |  |
| Supply Voltage (V <sub>CC</sub> )              | 2   | 6        | V     |  |  |  |  |
| DC Input or Output Voltage $(V_{IN}, V_{OUT})$ | 0   | $V_{CC}$ | V     |  |  |  |  |
| Operating Temp. Range (T <sub>A</sub> )        |     |          |       |  |  |  |  |
| MM74HC                                         | -40 | +85      | °C    |  |  |  |  |
| MM54HC                                         | -55 | +125     | °C    |  |  |  |  |
| Input Rise or Fall Times                       |     |          |       |  |  |  |  |
| $(t_r, t_f) V_{CC} = 2.0V$                     |     | 1000     | ns    |  |  |  |  |
| $V_{CC} = 4.5V$                                |     | 500      | ns    |  |  |  |  |
| $V_{CC} = 6.0V$                                |     | 400      | ns    |  |  |  |  |

## **DC Electrical Characteristics** (Note 4)

| Symbol          | Parameter                            | Conditions                                                                                         | V <sub>CC</sub>      | T <sub>A</sub> =25°C |                   | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units       |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------------------|----------------------|----------------------|-------------------|--------------------------------------|---------------------------------------|-------------|
|                 |                                      |                                                                                                    |                      | Тур                  |                   | Guaranteed                           | Limits                                |             |
| $V_{IH}$        | Minimum High Level                   |                                                                                                    | 2.0V                 |                      | 1.5               | 1.5                                  | 1.5                                   | ٧           |
|                 | Input Voltage                        |                                                                                                    | 4.5V<br>6.0V         |                      | 3.15<br>4.2       | 3.15<br>4.2                          | 3.15<br>4.2                           | V<br>V      |
| V <sub>IL</sub> | Maximum Low Level                    |                                                                                                    | 2.0V                 |                      | 0.5               | 0.5                                  | 0.5                                   | V           |
|                 | Input Voltage**                      |                                                                                                    | 4.5V<br>6.0V         |                      | 1.35<br>1.8       | 1.35<br>1.8                          | 1.35<br>1.8                           | V<br>V      |
| U               | Minimum High Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 20 \mu A$                                      | 2.0V<br>4.5V<br>6.0V | 2.0<br>4.5<br>6.0    | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9                    | 1.9<br>4.4<br>5.9                     | V<br>V<br>V |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 4.0 \text{ mA}$ $ I_{OUT}  \le 5.2 \text{ mA}$ | 4.5V<br>6.0V         |                      | 3.98<br>5.48      | 3.84<br>5.34                         | 3.7<br>5.2                            | V<br>V      |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 20 \mu A$                                      | 2.0V<br>4.5V<br>6.0V | 0<br>0<br>0          | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1                    | 0.1<br>0.1<br>0.1                     | V<br>V<br>V |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 4.0 \text{ mA}$ $ I_{OUT}  \le 5.2 \text{ mA}$ | 4.5V<br>6.0V         | 0.2<br>0.2           | 0.26<br>0.26      | 0.33<br>0.33                         | 0.4<br>0.4                            | V           |
| I <sub>IN</sub> | Maximum Input<br>Current             | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                            | 6.0V                 |                      | ±0.1              | ±1.0                                 | ±1.0                                  | μΑ          |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current  | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$                                                       | 6.0V                 |                      | 4.0               | 40                                   | 80                                    | μΑ          |

260°C

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C; ceramic "J" package: -12 mW/°C from 100°C to 125°C.

Note 4: For a power supply of 5V  $\pm$  10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub>=5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

Note 2: Unless otherwise specified all voltages are referenced to ground.

<sup>\*\*</sup>V<sub>IL</sub> limits are currently tested at 20% of V<sub>CC</sub>. The above V<sub>IL</sub> specification (30% of V<sub>CC</sub>) will be implemented no later than Q1, CY'89.

# AC Electrical Characteristics $v_{CC}\!=\!5\text{V},\,T_{A}\!=\!25^{\circ}\text{C},\,C_{L}\!=\!15\,\text{pF},\,t_{r}\!=\!t_{f}\!=\!6\,\text{ns}$

| Symbol                              | Parameter                                    | Conditions | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|----------------------------------------------|------------|-----|---------------------|-------|
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency               |            | 50  | 30                  | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay Clock to Q or Q |            | 16  | 21                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay Clear to Q or Q |            | 21  | 26                  | ns    |
| t <sub>REM</sub>                    | Minimum Removal Time,<br>Clear to Clock      |            | 10  | 20                  | ns    |
| t <sub>s</sub>                      | Minimum Setup Time,<br>J or K to Clock       |            | 14  | 20                  | ns    |
| t <sub>H</sub>                      | Minimum Hold Time<br>J or K from Clock       |            | -3  | 0                   | ns    |
| t <sub>W</sub>                      | Minimum Pulse Width,<br>Clock or Clear       |            | 10  | 16                  | ns    |

# AC Electrical Characteristics $C_L = 50 \text{ pF}, t_r = t_f = 6 \text{ ns}$ (unless otherwise specified)

| Symbol                              | Parameter                                    | Conditions      | v <sub>cc</sub>      | T <sub>A</sub> =25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units             |
|-------------------------------------|----------------------------------------------|-----------------|----------------------|----------------------|--------------------|--------------------------------------|---------------------------------------|-------------------|
| -                                   |                                              |                 |                      | Тур                  |                    | Guaranteed Limits                    |                                       |                   |
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency               |                 | 2.0V<br>4.5V<br>6.0V | 9<br>45<br>53        | 5<br>27<br>31      | 4<br>21<br>24                        | 3<br>18<br>20                         | MHz<br>MHz<br>MHz |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay Clock to Q or Q |                 | 2.0V<br>4.5V<br>6.0V | 70<br>18<br>16       | 126<br>25<br>21    | 160<br>32<br>27                      | 185<br>37<br>32                       | ns<br>ns<br>ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay Clear to Q or Q |                 | 2.0V<br>4.5V<br>6.0V | 126<br>25<br>21      | 155<br>31<br>26    | 194<br>39<br>32                      | 250<br>47<br>40                       | ns<br>ns<br>ns    |
| t <sub>REM</sub>                    | Minimum Removal Time<br>Clear to Clock       |                 | 2.0V<br>4.5V<br>6.0V | 55<br>11<br>9        | 100<br>20<br>17    | 125<br>25<br>21                      | 150<br>30<br>25                       | ns<br>ns<br>ns    |
| ts                                  | Minimum Setup Time<br>J or K to Clock        |                 | 2.0V<br>4.5V<br>6.0V | 77<br>15<br>13       | 100<br>20<br>17    | 125<br>25<br>21                      | 150<br>30<br>25                       | ns<br>ns<br>ns    |
| t <sub>H</sub>                      | Minimum Hold Time<br>J or K to Clock         |                 | 2.0V<br>4.5V<br>6.0V | -3<br>-3<br>-3       | 0<br>0<br>0        | 0<br>0<br>0                          | 0<br>0<br>0                           | ns<br>ns<br>ns    |
| t <sub>W</sub>                      | Minimum Pulse Width<br>Clear or Clock        |                 | 2.0V<br>4.5V<br>6.0V | 55<br>11<br>10       | 80<br>16<br>14     | 100<br>20<br>18                      | 120<br>24<br>21                       | ns<br>ns<br>ns    |
| t <sub>TLH</sub> , t <sub>THL</sub> | Maximum Output Rise and Fall Time            |                 | 2.0V<br>4.5V<br>6.0V | 30<br>8<br>7         | 75<br>15<br>13     | 95<br>19<br>16                       | 110<br>22<br>19                       | ns<br>ns<br>ns    |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Input Rise and Fall Time             |                 | 2.0V<br>4.5V<br>6.0V |                      | 1000<br>500<br>400 | 1000<br>500<br>400                   | 1000<br>500<br>400                    | ns<br>ns<br>ns    |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance (Note 5)    | (per flip-flop) |                      | 80                   |                    |                                      |                                       | pF                |
| C <sub>IN</sub>                     | Maximum Input<br>Capacitance                 |                 |                      | 5                    | 10                 | 10                                   | 10                                    | pF                |

 $\textbf{Note 5: } C_{PD} \text{ determines the no load dynamic power consumption, } P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \ \text{and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC} \ f$ 





# Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number MM74HC107N NS Package Number N14A

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Email: onlyeg@tevnz.nsc.com
Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408