

# MM54HC112/MM74HC112 Dual J-K Flip-Flops with Preset and Clear

## **General Description**

These high speed (30 MHz minimum) J-K Flip-Flops utilize advanced silicon-gate CMOS technology to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.

Each flip-flop has independent J, K, PRESET, CLEAR, and CLOCK inputs and Q and  $\overline{Q}$  outputs. These devices are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.

The 54HC/74HC logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

#### **Features**

- Typical propagation delay: 16 ns
- Wide operating voltage range
- Low input current: 1  $\mu$ A maximum
- $\blacksquare$  Low quiescent current: 40  $\mu\text{A}$  (74HC Series)
- High output drive: 10 LS-TTL loads

## **Connection and Logic Diagrams**

#### **Dual-In-Line Package**



#### Order Number MM54HC112 or MM74HC112



## **Truth Table**

|    | ı   | Outputs      |   |   |     |     |
|----|-----|--------------|---|---|-----|-----|
| PR | CLR | CLK          | J | K | Q   | Q   |
| L  | Н   | X            | Х | Χ | Н   | L   |
| Н  | L   | Χ            | Χ | Χ | L   | Н   |
| L  | L   | X            | Χ | Χ | L*  | L*  |
| Н  | Н   | $\downarrow$ | L | L | Q0  | Q0  |
| Н  | Н   | $\downarrow$ | Н | L | Н   | L   |
| Н  | Н   | $\downarrow$ | L | Н | L   | Н   |
| Н  | Н   | $\downarrow$ | Н | Н | TOG | GLE |
| Н  | Н   | Н            | Χ | Χ | Q0  | Q0  |

<sup>\*</sup>This is an unstable condition, and is not guaranteed





TL/F/5307-3

## Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                             | -0.5 to $+7.0$ V                     |
|---------------------------------------------------------------|--------------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                           | $-1.5$ to $V_{CC} + 1.5V$            |
| DC Output Voltage (V <sub>OUT</sub> )                         | $-0.5$ to $V_{\rm CC}$ $+$ $0.5$ $V$ |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> )      | $\pm$ 20 mA                          |
| DC Output Current, per pin (I <sub>OUT</sub> )                | $\pm$ 25 mA                          |
| DC V <sub>CC</sub> or GND Current, per pin (I <sub>CC</sub> ) | $\pm$ 50 mA                          |
| Storage Temperature Range (T <sub>STG</sub> )                 | -65°C to +150°C                      |
|                                                               |                                      |

Power Dissipation (PD)

(Note 3) 600 mW S.O. Package only 500 mW 260°C

Lead Temp. ( $T_L$ ) (Soldering 10 seconds)

| Operating Conditions                           |     |          |       |  |  |  |  |  |  |
|------------------------------------------------|-----|----------|-------|--|--|--|--|--|--|
|                                                | Min | Max      | Units |  |  |  |  |  |  |
| Supply Voltage (V <sub>CC</sub> )              | 2   | 6        | V     |  |  |  |  |  |  |
| DC Input or Output Voltage $(V_{IN}, V_{OUT})$ | 0   | $V_{CC}$ | V     |  |  |  |  |  |  |
| Operating Temp. Range (T <sub>A</sub> )        |     |          |       |  |  |  |  |  |  |
| MM74HC                                         | -40 | +85      | °C    |  |  |  |  |  |  |
| MM54HC                                         | -55 | +125     | °C    |  |  |  |  |  |  |
| Input Rise or Fall Times                       |     |          |       |  |  |  |  |  |  |
| $(t_r, t_f)$ $V_{CC} = 2.0V$                   |     | 1000     | ns    |  |  |  |  |  |  |
| $V_{CC} = 4.5V$                                |     | 500      | ns    |  |  |  |  |  |  |
| $V_{CC} = 6.0V$                                |     | 400      | ns    |  |  |  |  |  |  |

## **DC Electrical Characteristics** (Note 4)

| Symbol          | Parameter                            | Conditions                                                                                         | v <sub>cc</sub>      | T <sub>A</sub> = 25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units       |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------------------|----------------------|-----------------------|--------------------|--------------------------------------|---------------------------------------|-------------|
|                 |                                      |                                                                                                    |                      | Тур                   |                    | Guaranteed                           | Limits                                |             |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage  |                                                                                                    | 2.0V<br>4.5V<br>6.0V |                       | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2                   | 1.5<br>3.15<br>4.2                    | V<br>V      |
| V <sub>IL</sub> | Maximum Low Level Input Voltage**    |                                                                                                    | 2.0V<br>4.5V<br>6.0V |                       | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8                   | 0.5<br>1.35<br>1.8                    | V<br>V      |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 20  \mu\text{A}$                               | 2.0V<br>4.5V<br>6.0V | 2.0<br>4.5<br>6.0     | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9                    | 1.9<br>4.4<br>5.9                     | V<br>V<br>V |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 4.0 \text{ mA}$ $ I_{OUT}  \le 5.2 \text{ mA}$ | 4.5V<br>6.0V         | 4.2<br>5.7            | 3.98<br>5.48       | 3.84<br>5.34                         | 3.7<br>5.2                            | V<br>V      |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 20 \mu A$                                      | 2.0V<br>4.5V<br>6.0V | 0<br>0<br>0           | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1                    | 0.1<br>0.1<br>0.1                     | V<br>V<br>V |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 4.0 \text{ mA}$ $ I_{OUT}  \le 5.2 \text{ mA}$ | 4.5V<br>6.0V         | 0.2<br>0.2            | 0.26<br>0.26       | 0.33<br>0.33                         | 0.4<br>0.4                            | V<br>V      |
| I <sub>IN</sub> | Maximum Input<br>Current             | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                            | 6.0V                 |                       | ±0.1               | ±1.0                                 | ±1.0                                  | μΑ          |
| Icc             | Maximum Quiescent<br>Supply Current  | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$                                                       | 6.0V                 |                       | 4.0                | 40                                   | 80                                    | μΑ          |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C; ceramic "J" package: -12 mW/°C from 100°C to 125°C.

Note 4: For a power supply of 5V  $\pm$ 10% the worst case output voltages ( $V_{OH}$ , and  $V_{OL}$ ) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case  $V_{IH}$  and  $V_{IL}$  occur at  $V_{CC}$ =5.5V and 4.5V respectively. (The  $V_{IH}$  value at 5.5V is 3.85V.) The worst case leakage current ( $I_{IN}$ ,  $I_{CC}$ , and  $I_{OZ}$ ) occur for CMOS at the higher voltage and so the 6.0V values should be used.

<sup>\*\*</sup> $V_{IL}$  limits are currently tested at 20% of  $V_{CC}$ . The above  $V_{IL}$  specification (30% of  $V_{CC}$ ) will be implemented no later than Q1, CY'89.

| Symbol                              | Parameter                                         | Conditions | Тур | <b>Guaranteed Limit</b> | Units |
|-------------------------------------|---------------------------------------------------|------------|-----|-------------------------|-------|
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency                    |            | 50  | 30                      | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Clock to Q or Q     |            | 16  | 21                      | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Clear to Q or Q     |            | 21  | 26                      | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Preset to Q or Q    |            | 23  | 28                      | ns    |
| t <sub>REM</sub>                    | Minimum Removal Time,<br>Preset or Clear to Clock |            | 10  | 20                      | ns    |
| t <sub>s</sub>                      | Minimum Setup Time<br>J or K to Clock             |            | 14  | 20                      | ns    |
| t <sub>H</sub>                      | Minimum Hold Time<br>J or K from Clock            |            | -3  | 0                       | ns    |
| t <sub>W</sub>                      | Minimum Pulse Width<br>Clock Preset or Clear      |            | 10  | 16                      | ns    |

## AC Electrical Characteristics $C_L = 50 \text{ pF}, t_r = t_f = 6 \text{ ns}$ (unless otherwise specified)

| Symbol                              | Parameter                                           | Conditions      | v <sub>cc</sub>      | T <sub>A</sub> = 25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units             |
|-------------------------------------|-----------------------------------------------------|-----------------|----------------------|-----------------------|--------------------|--------------------------------------|---------------------------------------|-------------------|
|                                     |                                                     |                 |                      | Тур                   |                    | Guaranteed                           | Limits                                |                   |
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency                      |                 | 2.0V<br>4.5V<br>6.0V | 9<br>45<br>53         | 5<br>27<br>31      | 4<br>21<br>24                        | 3<br>18<br>20                         | MHz<br>MHz<br>MHz |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Clock to Q or Q       |                 | 2.0V<br>4.5V<br>6.0V | 100<br>20<br>17       | 126<br>25<br>21    | 160<br>32<br>27                      | 183<br>37<br>32                       | ns<br>ns<br>ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Clear to Q or Q       |                 | 2.0V<br>4.5V<br>6.0V | 126<br>25<br>21       | 155<br>31<br>26    | 191<br>39<br>33                      | 250<br>47<br>40                       | ns<br>ns<br>ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Preset to Q or Q      |                 | 2.0V<br>4.5V<br>6.0V | 137<br>27<br>23       | 165<br>33<br>28    | 210<br>41<br>35                      | 240<br>50<br>40                       | ns<br>ns<br>ns    |
| t <sub>REM</sub>                    | Minimum Removal Time<br>Preset or Clear<br>to Clock |                 | 2.0V<br>4.5V<br>6.0V | 55<br>11<br>9.4       | 100<br>20<br>17    | 125<br>25<br>21                      | 150<br>30<br>25                       | ns<br>ns<br>ns    |
| t <sub>s</sub>                      | Minimum Setup Time<br>J or K to Clock               |                 | 2.0V<br>4.5V<br>6.0V | 77<br>15<br>13        | 100<br>20<br>17    | 125<br>25<br>21                      | 150<br>30<br>25                       | ns<br>ns<br>ns    |
| t <sub>H</sub>                      | Minimum Hold Time<br>J or K from Clock              |                 | 2.0V<br>4.5V<br>6.0V | -3<br>-3<br>-3        | 0<br>0<br>0        | 0<br>0<br>0                          | 0<br>0<br>0                           | ns<br>ns<br>ns    |
| t <sub>W</sub>                      | Minimum Pulse Width<br>Preset, Clear or Clock       |                 | 2.0V<br>4.5V<br>6.0V | 55<br>11<br>9         | 80<br>16<br>14     | 100<br>20<br>18                      | 120<br>24<br>20                       | ns<br>ns<br>ns    |
| t <sub>TLH</sub> , t <sub>THL</sub> | Maximum Output Rise and Fall Time                   |                 | 2.0V<br>4.5V<br>6.0V | 30<br>8<br>7          | 75<br>15<br>13     | 95<br>19<br>16                       | 110<br>22<br>19                       | ns<br>ns<br>ns    |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Input Rise and Fall Time                    |                 | 2.0V<br>4.5V<br>6.0V |                       | 1000<br>500<br>400 | 1000<br>500<br>400                   | 1000<br>500<br>400                    | ns<br>ns<br>ns    |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance (Note 5)           | (per flip-flop) |                      | 80                    |                    |                                      |                                       | pF                |
| C <sub>IN</sub>                     | Maximum Input Capacitance                           |                 |                      | 5                     | 10                 | 10                                   | 10                                    | pF                |

 $\textbf{Note 5: } C_{PD} \text{ determines the no load dynamic power consumption, } P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC}. \\ \textbf{Note 5: } C_{PD} \ \textbf{Note 6: } C_{PD} \ \textbf{Note 6$ 

## **Typical Applications** N Bit Presettable Ripple Counter with Enable and Reset DATA C DATA B DATA A COUNTER ENABLE PRESET PRESET PRESET Q CLEAR CLEAR CLEAR TO NEXT BIT κ CLOCK CLOCK CLOCK CLOCK RESET BIT 3 BIT 2 LSB TL/F/5307-4 N Bit Parallel Load/Serial Load Shift Register with Clear DATA A DATA C DATA B DATA PRESET PRESET PRESET INPUT CLEAR CLEAR CLEAR Q CLOCK CLOCK CLOCK CLOCK CLEAR TL/F/5307-5





Molded Dual-In-Line Package (N) Order Number MM74HC112N NS Package Number N16E

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor

Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408