

# MM54HC137/MM74HC137 3-to-8 Line Decoder With Address Latches (Inverted Output)

### **General Description**

This device utilizes advanced silicon-gate CMOS technology, to implement a three-to-eight line decoder with latches on the three address inputs. When  $\overline{\text{GL}}$  goes from low to high, the address present at the select inputs (A, B and C) is stored in the latches. As long as  $\overline{\text{GL}}$  remains high no address changes will be recognized. Output enable controls, G1 and  $\overline{\text{G2}}$ , control the state of the outputs independently of the select or latch-enable inputs. All of the outputs are high unless G1 is high and  $\overline{\text{G2}}$  is low. The HC137 is ideally suited for the implementation of glitch-free decoders in stored-address applications in bus oriented systems.

The 54HC/74HC logic family is speed, function and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by diodes to  $V_{CC}$  and ground.

#### **Features**

- Typical propagation delay: 20 ns
- Wide supply range: 2-6V
- Latched inputs for easy interfacing.
- Fanout of 10 LS-TTL loads.

## **Connection and Functional Block Diagrams**



# **Absolute Maximum Ratings** (Notes 1 & 2) If Military/Aerospace specified devices are required,

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Power Dissipation (PD)

(Note 3) 600 mW S.O. Package only 500 mW

Lead Temperature  $(T_L)$ 

(Soldering 10 seconds) 260°C

| Operating Condition                            | ons |          |       |
|------------------------------------------------|-----|----------|-------|
|                                                | Min | Max      | Units |
| Supply Voltage (V <sub>CC</sub> )              | 2   | 6        | V     |
| DC Input or Output Voltage $(V_{IN}, V_{OUT})$ | 0   | $V_{CC}$ | V     |
| Operating Temp. Range (TA)                     |     |          |       |
| MM74HC                                         | -40 | +85      | °C    |
| MM54HC                                         | -55 | + 125    | °C    |
| Input Rise or Fall Times                       |     |          |       |
| $(t_r, t_f) V_{CC} = 2.0V$                     |     | 1000     | ns    |
| $V_{CC} = 4.5V$                                |     | 500      | ns    |
| $V_{CC} = 6.0V$                                |     | 400      | ns    |

#### **DC Electrical Characteristics** (Note 4)

| Symbol          | Parameter                            | Conditions                                                                                               | v <sub>cc</sub>      | T <sub>A</sub> = 25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units       |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------|-----------------------|--------------------|--------------------------------------|---------------------------------------|-------------|
|                 |                                      |                                                                                                          |                      | Тур                   |                    | Guaranteed                           | Limits                                |             |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage  |                                                                                                          | 2.0V<br>4.5V<br>6.0V |                       | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2                   | 1.5<br>3.15<br>4.2                    | V<br>V<br>V |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage** |                                                                                                          | 2.0V<br>4.5V<br>6.0V |                       | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8                   | 0.5<br>1.35<br>1.8                    | V<br>V<br>V |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \mu A$                                         | 2.0V<br>4.5V<br>6.0V | 2.0<br>4.5<br>6.0     | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9                    | 1.9<br>4.4<br>5.9                     | V<br>V      |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 4.0 \text{ mA}$ $ I_{OUT}  \le 5.2 \text{ mA}$       | 4.5V<br>6.0V         |                       | 3.98<br>5.48       | 3.84<br>5.34                         | 3.7<br>5.2                            | V<br>V      |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 20 \mu A$                                            | 2.0V<br>4.5V<br>6.0V | 0<br>0<br>0           | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1                    | 0.1<br>0.1<br>0.1                     | V<br>V<br>V |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 4.0 \text{ mA}$<br>$ I_{OUT}  \le 5.2 \text{ mA}$ | 4.5V<br>6.0V         |                       | 0.26<br>0.26       | 0.33<br>0.33                         | 0.4<br>0.4                            | V<br>V      |
| I <sub>IN</sub> | Maximum Input<br>Current             | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                                  | 6.0V                 |                       | ±0.1               | ±1.0                                 | ±1.0                                  | μΑ          |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current  | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$                                                             | 6.0V                 |                       | 8.0                | 80                                   | 160                                   | μΑ          |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C; ceramic "J" package: -12 mW/°C from 100°C to 125°C.

Note 4: For a power supply of 5V  $\pm$ 10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub>=5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

<sup>\*\*</sup>V<sub>IL</sub> limits are currently tested at 20% of V<sub>CC</sub>. The above V<sub>IL</sub> specification (30% of V<sub>CC</sub>) will be implemented no later than Q1, CY'89.

# AC Electrical Characteristics $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $C_L = 15$ pF, $t_r = t_f = 6$ ns

| Symbol           | Parameter                                            | Conditions | Тур | Guaranteed<br>Limit | Units |
|------------------|------------------------------------------------------|------------|-----|---------------------|-------|
| t <sub>PLH</sub> | Maximum Propagation Delay, A, B or C to any Y Output |            | 14  | 29                  | ns    |
| t <sub>PHL</sub> | Maximum Propagation Delay, A, B or C to any Y Output |            | 20  | 42                  | ns    |
| t <sub>PLH</sub> | Maximum Propagation Delay G2 to any Y Output         |            | 12  | 22                  | ns    |
| t <sub>PHL</sub> | Maximum Propagation Delay G2 to any Y Output         |            | 15  | 34                  | ns    |
| t <sub>PLH</sub> | Maximum Propagation Delay G1 to any Output           |            | 13  | 25                  | ns    |
| t <sub>PHL</sub> | Maximum Propagation Delay GL to any Output           |            | 17  | 34                  | ns    |
| t <sub>PLH</sub> | Maximum Propagation GL to Output                     |            | 15  | 30                  | ns    |
| t <sub>PHL</sub> | Maximum Propagation Delay GL to Output               |            | 22  | 34                  | ns    |
| t <sub>S</sub>   | Minimum Setup Time at A, B and C Inputs              |            |     | 20                  | ns    |
| t <sub>H</sub>   | Minimum Hold Time at A, B and C Inputs               |            |     | 0                   | ns    |
| t <sub>W</sub>   | Minimum Pulse Width of Enabling Pulse at GL          |            |     | 16                  | ns    |

# AC Electrical Characteristics C<sub>L</sub> = 50 pF, t<sub>r</sub> = t<sub>f</sub> = 6 ns (unless otherwise specified)

| Symbol                              | Parameter                                              | Conditions | v <sub>cc</sub>      | T <sub>A</sub> = 25°C |                 | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units          |  |  |
|-------------------------------------|--------------------------------------------------------|------------|----------------------|-----------------------|-----------------|--------------------------------------|---------------------------------------|----------------|--|--|
|                                     |                                                        |            |                      | Тур                   |                 | Guaranteed                           | teed Limits                           |                |  |  |
| t <sub>PLH</sub>                    | Maximum Propagation Delay<br>A, B or C to any Y Output |            | 2.0V<br>4.5V<br>6.0V | 85<br>17<br>14        | 170<br>34<br>29 | 214<br>43<br>36                      | 253<br>51<br>43                       | ns<br>ns<br>ns |  |  |
| t <sub>PHL</sub>                    | Maximum Propagation Delay<br>A, B or C to any Y Output |            | 2.0V<br>4.5V<br>6.0V | 120<br>24<br>20       | 240<br>48<br>41 | 302<br>60<br>51                      | 358<br>72<br>61                       | ns<br>ns<br>ns |  |  |
| t <sub>PLH</sub>                    | Maximum Propagation Delay G2 to any Y Output           |            | 2.0V<br>4.5V<br>6.0V | 65<br>13<br>11        | 130<br>26<br>22 | 164<br>33<br>28                      | 194<br>39<br>33                       | ns<br>ns<br>ns |  |  |
| t <sub>PLH</sub>                    | Maximum Propagation<br>Delay G1 to Output              |            | 2.0V<br>4.5V<br>6.0V | 75<br>15<br>13        | 150<br>30<br>26 | 189<br>38<br>32                      | 224<br>45<br>38                       | ns<br>ns<br>ns |  |  |
| t <sub>PHL</sub>                    | Maximum Propagation<br>Delay G1 to Output              |            | 2.0V<br>4.5V<br>6.0V | 98<br>20<br>17        | 195<br>39<br>33 | 246<br>49<br>42                      | 291<br>58<br>49                       | ns<br>ns<br>ns |  |  |
| t <sub>PLH</sub>                    | Maximum Propagation<br>Delay GL to Output              |            | 2.0V<br>4.5V<br>6.0V | 88<br>18<br>15        | 175<br>35<br>30 | 221<br>44<br>37                      | 261<br>52<br>44                       | ns<br>ns<br>ns |  |  |
| t <sub>PHL</sub>                    | Maximum Propagation<br>Delay GL to Output              |            | 2.0V<br>4.5V<br>6.0V | 125<br>25<br>21       | 250<br>50<br>43 | 315<br>63<br>54                      | 373<br>75<br>63                       | ns<br>ns<br>ns |  |  |
| t <sub>PHL</sub>                    | Maximum Propagation Delay G2, to any Y Output          |            | 2.0V<br>4.5V<br>6.0V | 98<br>20<br>17        | 195<br>39<br>33 | 246<br>49<br>42                      | 291<br>58<br>49                       | ns<br>ns<br>ns |  |  |
| t <sub>S</sub>                      | Minimum Setup Time<br>at A, B and C inputs             |            | 2.0V<br>4.5V<br>6.0V |                       | 100<br>20<br>17 | 125<br>25<br>21                      | 150<br>30<br>25                       | ns<br>ns<br>ns |  |  |
| t <sub>H</sub>                      | Minimum Hold Time<br>at A, B and C inputs              |            | 2.0V<br>4.5V<br>6.0V |                       | 50<br>10<br>8   | 63<br>13<br>11                       | 75<br>15<br>13                        | ns<br>ns<br>ns |  |  |
| t <sub>TLH</sub> , t <sub>THL</sub> | Output Rise and<br>Fall Time                           |            | 2.0V<br>4.5V<br>6.0V | 30<br>8<br>7          | 75<br>15<br>13  | 95<br>19<br>16                       | 110<br>22<br>19                       | ns<br>ns<br>ns |  |  |
| t <sub>W</sub>                      | Minimum Pulse Width<br>of Enabling Pulse at GL         |            | 2.0V<br>4.5V<br>6.0V |                       | 80<br>16<br>14  | 100<br>20<br>18                      | 120<br>24<br>21                       | ns<br>ns<br>ns |  |  |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance (Note 5)              |            |                      | 75                    |                 |                                      |                                       | pF             |  |  |
| C <sub>IN</sub>                     | Maximum Input Capacitance                              |            |                      | 5                     | 10              | 10                                   | 10                                    | pF             |  |  |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ .

# **Typical Application**



6-Line to 64-Line Decoder with Input Address Storage

# **Truth Table**

|             |             | Input       | s           |             |             | Outputs                                                 |             |             |                  |             |             |             |           |
|-------------|-------------|-------------|-------------|-------------|-------------|---------------------------------------------------------|-------------|-------------|------------------|-------------|-------------|-------------|-----------|
| Enable      |             |             | Select      |             |             | - Calputo                                               |             |             |                  |             |             |             |           |
| GL          | G1          | G2          | С           | В           | Α           | Y0                                                      | Y1          | Y2          | Υ3               | Y4          | Y5          | Υ6          | <b>Y7</b> |
| X           | X<br>L      | H<br>X      | X           | X<br>X      | X<br>X      | H<br>H                                                  | H<br>H      | H<br>H      | H<br>H           | H           | H           | H<br>H      | ΙI        |
| L<br>L<br>L | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L | H<br>H<br>H                                             | H<br>L<br>H | H<br>H<br>L | H<br>H<br>H<br>L | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H | HHHH      |
| L<br>L<br>L | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L | H<br>H<br>H                                             | H<br>H<br>H | H<br>H<br>H | H<br>H<br>H      | L<br>H<br>H | H<br>L<br>H | H<br>H<br>L | T H H     |
| Н           | Н           | L           | х           | Х           | Х           | Output corresponding to stored address L; all others, H |             |             |                  |             |             |             |           |

H = high level, L = low level, X = irrelevant



#### Physical Dimensions inches (millimeters)



Ceramic Dual-In-Line Package (J) Order Number MM54HC137J or MM74HC137J NS Package J16A



Molded Dual-In-Line Package (N) Order Number MM74HC137N NS Package N16E

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tei: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.

Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408