

# MM54HC175/MM74HC175 Quad D-Type Flip-Flop With Clear

### **General Description**

This high speed D-TYPE FLIP-FLOP with complementary outputs utilizes advanced silicon-gate CMOS technology to achieve the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.

Information at the D inputs of the MM54HC175/MM74HC175 is transferred to the Q and  $\overline{Q}$  outputs on the positive going edge of the clock pulse. Both true and complement outputs from each flip flop are externally available. All four flip flops are controlled by a common clock and a common CLEAR. Clearing is accomplished by a negative pulse at the CLEAR input. All four Q outputs are cleared to a logical "0" and all four  $\overline{Q}$  outputs to a logical "1."

The 54HC/74HC logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

### **Features**

- Typical propagation delay: 15 ns
- Wide operating supply voltage range: 2-6V
- Low input current: 1 µA maximum
- Low quiescent supply current: 80 µA maximum (74HC)
- High output drive current: 4 mA minimum (74HC)

### **Connection Diagram**

#### **Dual-In-Line Package**



TL/F/5319-1

Order Number MM54HC175 or MM74HC175

# Truth Table (Each Flip-Flop)

| ı           | Outputs  |   |                |    |
|-------------|----------|---|----------------|----|
| Clear Clock |          | D | ø              | Ø  |
| L           | Х        | Х | L              | Н  |
| Н           | <b>↑</b> | Н | Н              | L  |
| Н           | 1 ↑      | L | L              | Н  |
| Η           | L        | Х | Q <sub>0</sub> | lα |

H= high level (steady state)

L = low level (steady state)

X = irrelevant

↑ = transition from low to high level

Q<sub>0</sub> = the level of Q before the indicated steady-state input conditions were established

### Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                             | -0.5 to $+7.0$ V                        |
|---------------------------------------------------------------|-----------------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                           | $-1.5$ to $V_{\rm CC} + 1.5 V_{\rm CC}$ |
| DC Output Voltage (V <sub>OUT</sub> )                         | $-0.5$ to $V_{\rm CC} + 0.5 V_{\rm CC}$ |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> )      | $\pm$ 20 mA                             |
| DC Output Current, per pin (I <sub>OUT</sub> )                | $\pm$ 25 mA                             |
| DC V <sub>CC</sub> or GND Current, per pin (I <sub>CC</sub> ) | $\pm$ 50 mA                             |
| Storage Temperature Range (T <sub>STG</sub> )                 | -65°C to +150°C                         |
| Dawer Dissination (D.)                                        |                                         |

Power Dissipation (P<sub>D</sub>) (Note 3)

S.O. Package only Lead Temperature (T<sub>L</sub>)

(Soldering 10 seconds)

260°C

# **Operating Conditions**

| Supply Voltage (V <sub>CC</sub> )                               | Min<br>2 | <b>Max</b><br>6 | Units<br>V |
|-----------------------------------------------------------------|----------|-----------------|------------|
| DC Input or Output Voltage (V <sub>IN</sub> ,V <sub>OUT</sub> ) | 0        | $V_{CC}$        | V          |
| Operating Temp. Range (TA)                                      |          |                 |            |
| MM74HC                                                          | -40      | +85             | °C         |
| MM54HC                                                          | -55      | +125            | °C         |
| Input Rise or Fall Times                                        |          |                 |            |
| $(t_r, t_f)$ $V_{CC} = 2.0V$                                    |          | 1000            | ns         |
| $V_{CC} = 4.5V$                                                 |          | 500             | ns         |
| $V_{CC} = 6.0V$                                                 |          | 400             | ns         |

### **DC Electrical Characteristics** (Note 4)

| Symbol          | Parameter                            | Conditions                                                                                               | v <sub>cc</sub>      | T <sub>A</sub> = 25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units       |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------|-----------------------|--------------------|--------------------------------------|---------------------------------------|-------------|
|                 |                                      |                                                                                                          |                      | Typ Guaranteed Limits |                    |                                      |                                       |             |
| $V_{IH}$        | Minimum High Level<br>Input Voltage  |                                                                                                          | 2.0V<br>4.5V<br>6.0V |                       | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2                   | 1.5<br>3.15<br>4.2                    | V<br>V<br>V |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage** |                                                                                                          | 2.0V<br>4.5V<br>6.0V |                       | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8                   | 0.5<br>1.35<br>1.8                    | V<br>V      |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 20 \mu A$                                            | 2.0V<br>4.5V<br>6.0V | 2.0<br>4.5<br>6.0     | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9                    | 1.9<br>4.4<br>5.9                     | V<br>V<br>V |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 4.0 \text{ mA}$ $ I_{OUT}  \le 5.2 \text{ mA}$       | 4.5V<br>6.0V         | 4.2<br>5.7            | 3.98<br>5.48       | 3.84<br>5.34                         | 3.7<br>5.2                            | V<br>V      |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 20 \mu A$                                            | 2.0V<br>4.5V<br>6.0V | 0<br>0<br>0           | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1                    | 0.1<br>0.1<br>0.1                     | V<br>V<br>V |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 4.0 \text{ mA}$<br>$ I_{OUT}  \le 5.2 \text{ mA}$ | 4.5V<br>6.0V         | 0.2<br>0.2            | 0.26<br>0.26       | 0.33<br>0.33                         | 0.4<br>0.4                            | V<br>V      |
| I <sub>IN</sub> | Maximum Input<br>Current             | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                                  | 6.0V                 |                       | ±0.1               | ±1.0                                 | ±1.0                                  | μΑ          |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current  | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$                                                             | 6.0V                 |                       | 8                  | 80                                   | 160                                   | μΑ          |

600 mW

500 mW

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C; ceramic "J" package: -12 mW/°C from 100°C to 125°C.

Note 4: For a power supply of 5V ±10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case  $V_{IH}$  and  $V_{IL}$  occur at  $V_{CC}$ =5.5V and 4.5V respectively. (The  $V_{IH}$  value at 5.5V is 3.85V.) The worst case leakage current ( $I_{IN}$ ,  $I_{CC}$ , and  $I_{OZ}$ ) occur for CMOS at the higher voltage and so the 6.0V values should be used.

<sup>\*\*</sup>V<sub>IL</sub> limits are currently tested at 20% of V<sub>CC</sub>. The above V<sub>IL</sub> specification (30% of V<sub>CC</sub>) will be implemented no later than Q1, CY'89.

### AC Electrical Characteristics $v_{CC}\!=\!5\text{V},\,T_{A}\!=\!25^{\circ}\text{C},\,C_{L}\!=\!15\,\text{pF},\,t_{r}\!=\!t_{f}\!=\!6\,\text{ns}$

| Symbol                              | Parameter                                                        | Conditions | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|------------------------------------------------------------------|------------|-----|---------------------|-------|
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency                                   |            | 60  | 35                  | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay, Clock to $Q$ or $\overline{Q}$        |            | 15  | 25                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay, Reset to Q or $\overline{\mathbf{Q}}$ |            | 13  | 21                  | ns    |
| t <sub>REC</sub>                    | Minimum Removal<br>Time, Clear to Clock                          |            |     | 20                  | ns    |
| ts                                  | Minimum Setup Time, Data to Clock                                |            |     | 20                  | ns    |
| t <sub>H</sub>                      | Minimum Hold Time, Data from Clock                               |            |     | 0                   | ns    |
| t <sub>W</sub>                      | Minimum Pulse Width, Clock or Clear                              |            | 10  | 16                  | ns    |

# $\textbf{AC Electrical Characteristics} \ \ V_{CC} = 2.0 \ V \ \text{to 6.0V}, \ C_L = 50 \ \text{pF}, \ t_f = t_f = 6 \ \text{ns (unless otherwise specified)}$

| Symbol                              | Parameter                                     | Conditions       | v <sub>cc</sub>      | T <sub>A</sub> = | T <sub>A</sub> =25°C  |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units |
|-------------------------------------|-----------------------------------------------|------------------|----------------------|------------------|-----------------------|--------------------|--------------------------------------|---------------------------------------|-------|
|                                     |                                               |                  |                      | Тур              | Typ Guaranteed Limits |                    |                                      |                                       |       |
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency                |                  | 2.0V<br>4.5V<br>6.0V | 12<br>60<br>70   | 6<br>30<br>35         | 5<br>24<br>28      | 4<br>20<br>24                        | MHz<br>MHz<br>MHz                     |       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Clock to Q or Q |                  | 2.0V<br>4.5V<br>6.0V | 80<br>15<br>13   | 150<br>30<br>26       | 190<br>38<br>32    | 225<br>45<br>38                      | ns<br>ns<br>ns                        |       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Reset to Q or Q |                  | 2.0V<br>4.5V<br>6.0V | 64<br>14<br>12   | 125<br>25<br>21       | 158<br>32<br>27    | 186<br>37<br>32                      | ns<br>ns<br>ns                        |       |
| t <sub>REM</sub>                    | Minimum Removal Time<br>Clear to Clock        |                  | 2.0V<br>4.5V<br>6.0V |                  | 100<br>20<br>17       | 125<br>25<br>21    | 150<br>30<br>25                      | ns<br>ns<br>ns                        |       |
| t <sub>S</sub>                      | Minimum Setup Time<br>Data to Clock           |                  | 2.0V<br>4.5V<br>6.0V |                  | 100<br>20<br>17       | 125<br>25<br>21    | 150<br>30<br>25                      | ns<br>ns<br>ns                        |       |
| t <sub>H</sub>                      | Minimum Hold Time<br>Data from Clock          |                  | 2.0V<br>4.5V<br>6.0V |                  | 0<br>0<br>0           | 0<br>0<br>0        | 0<br>0<br>0                          | ns<br>ns<br>ns                        |       |
| t <sub>W</sub>                      | Minimum Pulse Width<br>Clear or Clock         |                  | 2.0V<br>4.5V<br>6.0V | 30<br>9<br>8     | 80<br>16<br>14        | 100<br>20<br>17    | 120<br>24<br>20                      | ns<br>ns<br>ns                        |       |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Input Rise and Fall Time              |                  | 2.0V<br>4.5V<br>6.0V |                  | 1000<br>500<br>400    | 1000<br>500<br>400 | 1000<br>500<br>400                   | ns<br>ns<br>ns                        |       |
| t <sub>TLH</sub> , t <sub>THL</sub> | Maximum<br>Output Rise and<br>Fall Time       |                  | 2.0V<br>4.5V<br>6.0V | 30<br>9<br>8     | 75<br>15<br>13        | 95<br>19<br>16     | 110<br>22<br>19                      | ns<br>ns<br>ns                        |       |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance (Note 5)     | (per<br>package) |                      | 150              |                       |                    |                                      | pF                                    |       |
| C <sub>IN</sub>                     | Maximum Input<br>Capacitance                  |                  |                      | 5                | 10                    | 10                 | 10                                   | pF                                    |       |

 $\textbf{Note 5: } C_{PD} \text{ determines the no load dynamic power consumption, } P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC}.$ 

## **Logic Diagram**



TL/F/5319-2



### Physical Dimensions inches (millimeters) (Continued)



#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

Europe din Road Fax: (+49) 0-180-530 85 86

Fax: (+49) 0-180-530 sb ob ob Email: onjwege etwer/2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

**National Semiconductor** 

National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408