

# MM54HC181/MM74HC181 Arithmetic Logic Units/Function Generators

#### **General Description**

These arithmetic logic units (ALU)/function generators utilize advanced silicon-gate CMOS technology. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.

The MM54HC181/MM74HC181 are arithmetic logic unit (ALU)/function generators that have a complexity of 75 equivalent gates on a monolithic chip. These circuits perform 16 binary arithmetic operations on two 4-bit words as shown in Tables 1 and 2. These operations are selected by the four function-select lines (S0, S1, S2, S3) and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries must be enabled by applying a low-level voltage to the mode control input (M). A full carry look-ahead scheme is made available in these devices for fast, simultaneous carry generation by means of two cascade-outputs (pins 15 and 17) for the four bits in the package. When used in conjunction with the MM54HC182 or MM74HC182, full carry lookahead circuits, high-speed arithmetic operations can be performed. The method of cascading HC182 circuits with these ALU's to provide multi-level full carry look-ahead is illustrated under typical applications data for the MM54HC182/ MM74HC182.

If high speed is not of importance, a ripple-carry input  $(C_n)$  and a ripple-carry output  $(C_n+4)$  are available. However, the ripple-carry delay has also been minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry.

#### **Features**

- Full look-ahead for high-speed operations on long words
- Arithmetic operating modes:

Addition

Subtraction

Shift operand a one position magnitude comparison Plus twelve other arithmetic operations

- Logic function modes:
- Exclusive-OR

Comparator

AND, NAND, OR, NOR

Plus ten other logic operations

- Wide operating voltage range: 2V-6V
- Low input current: 1  $\mu$ A maximum
- $\blacksquare$  Low quiescent current: 80  $\mu\mathrm{A}$  maximum

#### **Connection Diagram**

#### **Dual-In-Line Package** Α2 B2 21 20 19 18 16 23 A0 S3 F2 GND S2 S1 S0 F0 F1 INPUTS OUTPUTS TL/F/5320-1

Top View
Order Number MM54HC181 or MM74HC181

#### **Pin Designations**

| Designation       | Pin Nos.      | Function                  |
|-------------------|---------------|---------------------------|
| A3, A2, A1, A0    | 19, 21, 23, 2 | Word A Inputs             |
| B3, B2, B1, B0    | 18, 20, 22, 1 | Word B Inputs             |
| S3, S2, S1, S0    | 3, 4, 5, 6    | Function-Select<br>Inputs |
| C <sub>n</sub>    | 7             | Inv. Carry Input          |
| М                 | 8             | Mode Control<br>Input     |
| F3, F2, F1, F0    | 13, 11, 10, 9 | Function Outputs          |
| A = B             | 14            | Comparator Outputs        |
| Р                 | 15            | Carry Propagate<br>Output |
| C <sub>n</sub> +4 | 16            | Inv. Carry Output         |
| G                 | 17            | Carry Generate<br>Output  |
| V <sub>CC</sub>   | 24            | Supply Voltage            |
| GND               | 12            | Ground                    |

#### General Description (Continued)

These circuits will accommodate active-high or active-low data, if the pin designations are interpreted as shown below.

Subtraction is accomplished by 1's complement addition where the 1's complement of the subtrahend is generated internally. The resultant output is A—B—1, which requires an end-around or forced carry to produce A—B.

The 181 can also be utilized as a comparator. The A=B output is internally decoded from the function outputs (F0, F1, F2, F3) so that when two words of equal magnitude are applied at the A and B inputs, it will assume a high level to indicate equality (A=B). The ALU should be in the subtract mode with  $C_n=H$  when performing this comparison. The A=B output is open-drain so that it can be wire-AND connected to give a comparison for more than four bits. The carry output ( $C_n+4$ ) can also be used to supply relative magnitude information. Again, the ALU should be placed in the subtract mode by placing the function select inputs S3, S2, S1, S0 at L, H, H, L, respectively.

These circuits have been designed to not only incorporate all of the designer's requirements for arithmetic operations,

but also to provide 16 possible functions of two Boolean variables without the use of external circuitry. These logic functions are selected by use of the four function-select inputs (S0, S1, S2, S3) with the mode-control input (M) at a high level to disable the internal carry. The 16 logic functions are detailed in Tables 1 and 2 and include exclusive-OR, NAND, AND, NOR, and OR functions.

#### **ALU SIGNAL DESIGNATIONS**

The MM54HC181/MM74HC181 can be used with the signal designations of either *Figure 1* or *Figure 2*.

The logic functions and arithmetic operations obtained with signal designations as in *Figure 1* are given in Table 1; those obtained with the signal designations of *Figure 2* are given in Table 2.

The 54HC/74HC logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

| Pin Number                 | 2  | 1              | 23 | 22             | 21 | 20             | 19 | 18             | 9              | 10 | 11             | 13 | 7                | 16                   | 15 | 17 |
|----------------------------|----|----------------|----|----------------|----|----------------|----|----------------|----------------|----|----------------|----|------------------|----------------------|----|----|
| Active-High Data (Table 1) | A0 | B0             | A1 | B1             | A2 | B2             | АЗ | В3             | F0             | F1 | F2             | F3 | $\overline{C}_n$ | $\overline{C}_{n+4}$ | Х  | Υ  |
| Active-Low Data (Table 1)  | Ā0 | B <sub>0</sub> | Ā1 | B <sub>1</sub> | Ā2 | B <sub>2</sub> | Ā3 | B <sub>3</sub> | F <sub>0</sub> | F1 | F <sub>2</sub> | F3 | Cn               | C <sub>n+4</sub>     | P  | G  |

| Input<br>C <sub>n</sub> | Output<br>C <sub>n</sub> +4 | Active-High Data<br>(Figure 1)   | Active-Low Data<br>(Figure 2) |
|-------------------------|-----------------------------|----------------------------------|-------------------------------|
| Н                       | Н                           | A≤B                              | A≥B                           |
| Н                       | L                           | A>B                              | A <b< td=""></b<>             |
| L                       | Н                           | A <b< td=""><td>A&gt;B</td></b<> | A>B                           |
| L                       | L                           | A≥B                              | A≤B                           |

#### Table I



| 5  | Sele | ctio | n  |                             | Active High                              | Data                                    |
|----|------|------|----|-----------------------------|------------------------------------------|-----------------------------------------|
|    |      |      |    | M=H                         | M=L; Arithm                              | etic Operations                         |
| S3 | S2   | S1   | S0 | Logic<br>Functions          | C <sub>n</sub> =H (no carry)             | C <sub>n</sub> =L (with carry)          |
| L  | L    | L    | L  | $F = \overline{A}$          | F=A                                      | F=A Plus 1                              |
| L  | L    | L    | Н  | $F = \overline{A + B}$      | F = A + B                                | F = (A + B) Plus 1                      |
| L  |      | Н    | L  | F=ĀB                        | $F = A + \overline{B}$                   | $F = (A + \overline{B})$ Plus 1         |
| L  | L    | Н    | Н  | F=0                         | F = Minus 1 (2's Compl)                  | F=Zero                                  |
| L  | Н    | L    | L  | F= <del>AB</del>            | $F = A Plus A \overline{B}$              | $F = A Plus A \overline{B} Plus 1$      |
| L  | Н    | L    | Н  | $F = \overline{B}$          | $F = (A + B) Plus A\overline{B}$         | $F = (A + B) Plus A\overline{B} Plus 1$ |
| L  | Н    | Н    | L  | F=A ⊕ B                     | F = A Minus B Minus 1                    | F=A Minus B                             |
| L  | Н    | Н    | Н  | $F = A\overline{B}$         | F=AB Minus 1                             | $F = A\overline{B}$                     |
| Н  | L    | L    | L  | $F = \overline{A} + B$      | F=A Plus AB                              | F = A Plus AB Plus 1                    |
| Н  | L    | L    | Н  | $F = \overline{A \oplus B}$ | F=A Plus B                               | F=A Plus B Plus 1                       |
| Н  | L    | Η    | L  | F=B                         | $F = (A + \overline{B}) \text{ Plus AB}$ | $F = (A + \overline{B})$ Plus AB Plus 1 |
| Н  | L    | Н    | Н  | F=AB                        | F=AB Minus 1                             | F=AB                                    |
| Н  | Н    | L    | L  | F=1                         | F=A Plus A*                              | F=A Plus A Plus 1                       |
| Н  | Н    | L    | Н  | $F = A + \overline{B}$      | F = (A + B) Plus A                       | F = (A + B) Plus A Plus 1               |
| Н  | Н    | Н    | L  | F = A + B                   | $F = (A + \overline{B}) \text{ Plus A}$  | $F = (A + \overline{B})$ Plus A Plus 1  |
| Н  | Н    | Н    | Н  | F=A                         | F=A Minus 1                              | F = A                                   |

<sup>\*</sup>Each bit is shifted to the next more significant position.

### General Description (Continued)



TL/F/5320-3

FIGURE 2

Table II

|    |      |        |    |                        | Table II                         |                                         |  |  |  |  |
|----|------|--------|----|------------------------|----------------------------------|-----------------------------------------|--|--|--|--|
|    | Sele | ction  |    |                        | Active Low D                     | Active Low Data                         |  |  |  |  |
|    | ocic | 011011 |    | M = H                  | M = L; Arithm                    | netic Operations                        |  |  |  |  |
| S3 | S2   | S1     | S0 | Logic<br>Functions     | C <sub>n</sub> =L (no carry)     | C <sub>n</sub> =H (with carry)          |  |  |  |  |
| L  | L    | L      | L  | $F = \overline{A}$     | F=A Minus 1                      | F=A                                     |  |  |  |  |
| L  | L    | L      | Н  | $F = \overline{AB}$    | F=AB Minus 1                     | F=AB                                    |  |  |  |  |
| L  | L    | Н      | L  | $F = \overline{A} + B$ | F=AB Minus 1                     | $F = (A\overline{B})$                   |  |  |  |  |
| L  | L    | Н      | Н  | F=1                    | F = Minus 1 (2's Compl)          | F=Zero                                  |  |  |  |  |
| L  | Н    | L      | L  | $F = \overline{A + B}$ | $F = A Plus (A + \overline{B})$  | $F = A Plus (A + \overline{B}) Plus 1$  |  |  |  |  |
| L  | Н    | L      | Н  | F=B                    | F=AB Plus (A + B)                | $F = AB Plus (A + \overline{B}) Plus 1$ |  |  |  |  |
| L  | Н    | Н      | L  | $F = \overline{A + B}$ | F=A Minus B Minus 1              | F=A Minus B                             |  |  |  |  |
| L  | Н    | Н      | Н  | $F = A + \overline{B}$ | $F=A+\overline{B}$               | $F = (A + \overline{B} Plus 1)$         |  |  |  |  |
| Н  | L    | L      | L  | F=\overline{A}B        | F = A Plus (A + B)               | F=A Plus (A + B) Plus 1                 |  |  |  |  |
| Н  | L    | L      | Н  | F = A + B              | F=A Plus B                       | F=A Plus B Plus 1                       |  |  |  |  |
| Н  | L    | Н      | L  | F=B                    | $F = A\overline{B} Plus (A + B)$ | $F = A\overline{B}$ Plus (A + B) Plus 1 |  |  |  |  |
| Н  | L    | Н      | Н  | F = A + B              | F=A+B                            | F=(A + B) Plus 1                        |  |  |  |  |
| Н  | Н    | L      | L  | F=0                    | F=A Plus A*                      | F=A Plus A Plus 1                       |  |  |  |  |
| Н  | Н    | L      | Н  | $F = A\overline{B}$    | F=AB Plus A                      | F=AB Plus A Plus 1                      |  |  |  |  |
| Н  | Н    | Н      | L  | F=AB                   | $F = A\overline{B}$ Plus A       | F=AB Plus A Plus 1                      |  |  |  |  |
| Н  | Н    | Н      | Н  | F=A                    | F=A                              | F=A Plus 1                              |  |  |  |  |

<sup>\*</sup>Each bit is shifted to the next more significant position.

| Number     | Typical                   | Pack                       | age Count                      | Carry Method     |
|------------|---------------------------|----------------------------|--------------------------------|------------------|
| of<br>Bits | Typical<br>Addition Times | Arithmetic/<br>Logic Units | Look Ahead<br>Carry Generators | Between<br>ALU's |
| 1 to 4     | 20 ns                     | 1                          | 0                              | None             |
| 5 to 8     | 30 ns                     | 2                          | 0                              | Ripple           |
| 9 to 16    | 30 ns                     | 3 or 4                     | 1                              | Full Look-Ahead  |
| 17 to 64   | 50 ns                     | 5 to 16                    | 2 to 5                         | Full Look-Ahead  |

## **Absolute Maximum Ratings** (Notes 1 & 2) If Military/Aerospace specified devices are required,

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                             | -0.5 to $+7.0$ V                                |
|---------------------------------------------------------------|-------------------------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                           | $-1.5$ to $V_{CC} + 1.5V$                       |
| DC Output Voltage (V <sub>OUT</sub> )                         | $-0.5$ to $V_{CC} + 0.5V$                       |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> )      | $\pm$ 20 mA                                     |
| DC Output Current, per pin (IOUT)                             | $\pm$ 25 mA                                     |
| DC V <sub>CC</sub> or GND Current, per pin (I <sub>CC</sub> ) | $\pm$ 50 mA                                     |
| Storage Temperature Range (T <sub>STG</sub> )                 | $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ |
|                                                               |                                                 |

Power Dissipation (P<sub>D</sub>)

(Note 3) 600 mW S.O. Package only 500 mW

Lead Temperature  $(T_L)$ 

(Soldering 10 seconds) 260°C

## Operating Conditions

| Cumply Valtage (V )                            | Min | Max<br>6 | Units |
|------------------------------------------------|-----|----------|-------|
| Supply Voltage (V <sub>CC</sub> )              | 2   | ь        | V     |
| DC Input or Output Voltage $(V_{IN}, V_{OUT})$ | 0   | $V_{CC}$ | V     |
| Operating Temp. Range (T <sub>A</sub> )        |     |          |       |
| MM74HC                                         | -40 | +85      | °C    |
| MM54HC                                         | -55 | +125     | °C    |
| Input Rise or Fall Times                       |     |          |       |
| $(t_r, t_f)$ $V_{CC} = 2.0V$                   |     | 1000     | ns    |
| $V_{CC} = 4.5V$                                |     | 500      | ns    |
| $V_{CC} = 6.0V$                                |     | 400      | ns    |

#### **DC Electrical Characteristics** (Note 4)

| Symbol           | Parameter                                                      | Conditions                                                                                               | v <sub>cc</sub>      | T <sub>A</sub> =  | = 25°C             | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units       |  |
|------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------|-------------------|--------------------|--------------------------------------|---------------------------------------|-------------|--|
|                  |                                                                | Typ Guara                                                                                                |                      |                   |                    |                                      | aranteed Limits                       |             |  |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage                            |                                                                                                          | 2.0V<br>4.5V<br>6.0V |                   | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2                   | 1.5<br>3.15<br>4.2                    | V<br>V<br>V |  |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage**                           |                                                                                                          | 2.0V<br>4.5V<br>6.0V |                   | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8                   | 0.5<br>1.35<br>1.8                    | V<br>V<br>V |  |
| V <sub>OH</sub>  | Minimum High Level Output Voltage (any output except A = B)    | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \mu A$                                         | 2.0V<br>4.5V<br>6.0V | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9                    | 1.9<br>4.4<br>5.9                     | V<br>V<br>V |  |
|                  |                                                                | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 4.0 \text{ mA}$<br>$ I_{OUT}  \le 5.2 \text{ mA}$ | 4.5V<br>6.0V         | 4.2<br>5.7        | 3.98<br>5.48       | 3.84<br>5.34                         | 3.7<br>5.2                            | V<br>V      |  |
| I <sub>LKG</sub> | Maximum Leakage<br>Open Drain Output Current<br>(A = B Output) | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $V_{OUT} = V_{CC}$                                                  | 6.0V                 |                   | 0.5                | 5.0                                  | 10                                    | μΑ          |  |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage                            | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \mu A$                                         | 2.0V<br>4.5V<br>6.0V | 0 0 0             | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1                    | 0.1<br>0.1<br>0.1                     | V<br>V      |  |
|                  |                                                                | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $ I_{OUT}  \le 4.0 \text{ mA}$ $ I_{OUT}  \le 5.2 \text{ mA}$       | 4.5V<br>6.0V         | 0.2<br>0.2        | 0.26<br>0.26       | 0.33<br>0.33                         | 0.4<br>0.4                            | V<br>V      |  |
| I <sub>IN</sub>  | Maximum Input<br>Current                                       | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                 | 6.0V                 |                   | ±0.1               | ±1.0                                 | ±1.0                                  | μΑ          |  |
| Icc              | Maximum Quiescent<br>Supply Current                            | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$                                                             | 6.0V                 |                   | 8.0                | 80                                   | 160                                   | μΑ          |  |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C; ceramic "J" package: -12 mW/°C from 100°C to 125°C.

Note 4: For a power supply of 5V  $\pm$ 10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub>=5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

<sup>\*\*</sup> V<sub>IL</sub> limits are currently tested at 20% of V<sub>CC</sub>. The above V<sub>IL</sub> specification (30% of V<sub>CC</sub>) will be implemented no later than Q1, CY'89.

## AC Electrical Characteristics $V_{CC}=5V, T_{A}=25^{\circ}C, C_{L}=15 \ pF, t_{r}=t_{f}=6 \ ns$

| Symbol                              | Parameter                                                                            | Conditions                                                                                                                                                                           | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-------|
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from C <sub>n</sub> to C <sub>n</sub> +4                   |                                                                                                                                                                                      | 13  | 20                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from any<br>A or B to C <sub>N</sub> +4                 | $M = 0V, S0 = S3 = V_{CC}$<br>S1 = S0 = 0V<br>(Sum mode)                                                                                                                             | 30  | 45                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from any<br>A or B to C <sub>N</sub> +4                 | $ \begin{aligned} &M\!=\!0\text{V},\text{S0}\!=\!\text{S3}\!=\!0\text{V}\\ &\text{S1}\!=\!\text{S2}\!=\!\text{V}_{\text{CC}}\\ &(\overline{\text{Diff.}}\text{mode}) \end{aligned} $ | 30  | 45                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from C <sub>n</sub> to any F                            | M=0V<br>(Sum or<br>Diff. mode)                                                                                                                                                       | 20  | 30                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from any<br>A or B to G                                 | M=0V, S0=<br>S3=V <sub>CC</sub><br>S1=S2=0V<br>(Sum mode)                                                                                                                            | 20  | 30                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from any<br>A or B to G                                 | M = 0V, S0 = S3 = 0V<br>$S1 = S2 = V_{CC}$<br>(Diff mode)                                                                                                                            | 20  | 30                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from any<br>A or B to P                                 | M=0V, S0=<br>S3=V <sub>CC</sub><br>S1=S2=0V<br>(Sum mode)                                                                                                                            | 27  | 41                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from any<br>A or B to P                                 | $M=0V, S0=S3=0V$ $S1=S2=V_{CC}$ (Diff mode)                                                                                                                                          | 24  | 37                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from A <sub>I</sub> or B <sub>I</sub> to F <sub>I</sub> | M=0V, S0=<br>S3=V <sub>CC</sub><br>S1=S2=0V<br>(Sum mode)                                                                                                                            | 20  | 30                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay from A <sub>I</sub> or B <sub>I</sub> to F <sub>I</sub> | $M=0V, S0=\\S3=0V\\S1=S2=V_{CC}\\(\overline{Diff}\ mode)$                                                                                                                            | 19  | 29                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from A <sub>I</sub> or B <sub>I</sub> to F <sub>I</sub>    | M=V <sub>CC</sub><br>(Logic mode)                                                                                                                                                    | 25  | 37                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from any A or B to A=B                                     | M = 0V, S0 = S3 = 0V<br>$S1 = S2 = V_{CC}$<br>(Diff mode)                                                                                                                            | 25  | 37                  | ns    |

|                                     |                                                               |                                      |                 | T <sub>A</sub> = | 25°C      | 74HC                                     | 54HC                          |          |
|-------------------------------------|---------------------------------------------------------------|--------------------------------------|-----------------|------------------|-----------|------------------------------------------|-------------------------------|----------|
| Symbol                              | Parameter                                                     | Conditions                           | V <sub>CC</sub> |                  | - · ·     | T <sub>A</sub> = -40 to 85°C  Guaranteed | T <sub>A</sub> = -55 to 125°C | Units    |
| <b>+ +</b>                          | Maximum Propagation                                           |                                      | 2.0V            | Тур              | 125       | 155                                      | 190                           | no       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from $C_n$ to $C_n + 4$             |                                      | 4.5V            |                  | 25        | 31                                       | 38                            | ns<br>ns |
|                                     |                                                               |                                      | 6.0V            |                  | 22        | 28                                       | 33                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            | 110              | 250       | 325                                      | 375                           | ns       |
|                                     | Delay from any                                                | $S3 = V_{CC}$                        | 4.5V            | 35               | 50        | 63                                       | 75                            | ns       |
|                                     | A or B to C <sub>n</sub> +4                                   | S1 = S2 = 0V<br>(Sum mode)           | 6.0V            | 30               | 43        | 53                                       | 65                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            |                  | 250       | 325                                      | 375                           | ns       |
|                                     | Delay from any                                                | S3=0V                                | 4.5V            |                  | 50        | 63                                       | 75                            | ns       |
|                                     | A or B to C <sub>n</sub> +4                                   | S1=S2=V <sub>CC</sub><br>(Diff mode) | 6.0V            |                  | 43        | 53                                       | 65                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M = 0V                               | 2.0V            | 65               | 150       | 190                                      | 225                           | ns       |
|                                     | Delay from C <sub>n</sub> to any F                            | (Sum or                              | 4.5V            | 22               | 32        | 40                                       | 48                            | ns       |
|                                     |                                                               | Diff mode)                           | 6.0V            | 14               | 28        | 35                                       | 42                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V<br>4.5V    | 70<br>20         | 175<br>35 | 220<br>44                                | 263<br>53                     | ns       |
|                                     | Delay from any<br>A or B to G                                 | S3=V <sub>CC</sub> ,<br>S1=S2=0V     | 6.0V            | 12               | 30        | 38                                       | 45                            | ns<br>ns |
|                                     | 7, 61 2 10 4                                                  | (Sum mode)                           | 0.01            |                  |           | 00                                       | 10                            | 110      |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            | 65               | 165       | 210                                      | 250                           | ns       |
|                                     | Delay from any<br>A or B to G                                 | S3=0V<br>S1=S2                       | 4.5V<br>6.0V    | 23<br>16         | 33<br>29  | 42<br>37                                 | 50<br>44                      | ns<br>ns |
|                                     | AOIBIOG                                                       | (Diff mode)                          | 0.00            | 10               | 29        | 37                                       | 44                            | 115      |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            | 80               | 220       | 275                                      | 330                           | ns       |
|                                     | Delay from any                                                | S3 = V <sub>CC</sub>                 | 4.5V            | 30               | 44        | 55                                       | 66                            | ns       |
|                                     | A or B to P                                                   | S1=S2=0V<br>(Sum mode)               | 6.0V            | 25               | 37        | 47                                       | 56                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            | 75               | 195       | 244                                      | 293                           | ns       |
|                                     | Delay from any                                                | S3=0V                                | 4.5V            | 27               | 39        | 49                                       | 60                            | ns       |
|                                     | A or B to P                                                   | S1=S2=V <sub>CC</sub><br>(Diff mode) | 6.0V            | 24               | 34        | 43                                       | 51                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            | 70               | 180       | 225                                      | 270                           | ns       |
|                                     | Delay from A <sub>I</sub> or B <sub>I</sub> to F <sub>I</sub> | S3=V <sub>CC</sub>                   | 4.5V            | 26               | 36        | 45                                       | 54                            | ns       |
|                                     |                                                               | S1=S2=0V<br>(Sum mode)               | 6.0V            | 21               | 31        | 39                                       | 47                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            |                  | 160       | 200                                      | 290                           | ns       |
|                                     | Delay from A <sub>I</sub> or B <sub>I</sub> to F <sub>I</sub> | S3=0V                                | 4.5V            |                  | 32        | 40                                       | 48                            | ns       |
|                                     |                                                               | S1=S2=V <sub>CC</sub><br>(Diff mode) | 6.0V            |                  | 27        | 34                                       | 41                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | $M = V_{CC}$                         | 2.0V            | 180              | 200       | 250                                      | 300                           | ns       |
|                                     | Delay from A <sub>I</sub> or B <sub>I</sub> to F <sub>I</sub> | (Logic mode)                         | 4.5V            | 30               | 40        | 50                                       | 60                            | ns       |
|                                     |                                                               |                                      | 6.0V            | 23               | 34        | 43                                       | 51                            | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation                                           | M=0V, S0=                            | 2.0V            | 180              | 200       | 250                                      | 300                           | ns       |
|                                     | Delay from any A or B to A = B                                | S3=0V<br>S1=S2=V <sub>CC</sub>       | 4.5V<br>6.0V    | 30<br>23         | 40<br>34  | 50<br>43                                 | 60<br>51                      | ns<br>ns |
|                                     | 7.01 D 10 A - B                                               | (Diff mode)                          | 0.00            | 23               | 34        | 40                                       | 31                            | 115      |
| t <sub>TLH</sub> , t <sub>THL</sub> | Maximum Output Rise                                           |                                      | 2.0V            | 30               | 75        | 95                                       | 110                           | ns       |
|                                     | and Fall Time                                                 |                                      | 4.5V            | 8                | 15        | 19                                       | 22                            | ns       |
|                                     |                                                               |                                      | 6.0V            | 7                | 13        | 16                                       | 19                            | ns       |
| C <sub>PD</sub>                     | Power Dissipation Capacitance (Note 5)                        |                                      |                 | 300              |           |                                          |                               | pF       |
| C <sub>IN</sub>                     | Maximum Input<br>Capacitance                                  |                                      |                 | 5                | 15        | 15                                       | 15                            | pF       |

Note 5: C<sub>PD</sub> determines the no load dynamic power consumption, P<sub>D</sub>=C<sub>PD</sub> V<sub>CC</sub><sup>2</sup> f+I<sub>CC</sub> V<sub>CC</sub>, and the no load dynamic current consumption, I<sub>S</sub>=C<sub>PD</sub> V<sub>CC</sub> f+I<sub>CC</sub>.

| Logic Mode To                       | est Table      |                          |                | =M=V <sub>CC</sub> , S0=      | 53=0 V                               |                               |                    |  |
|-------------------------------------|----------------|--------------------------|----------------|-------------------------------|--------------------------------------|-------------------------------|--------------------|--|
| _                                   | Input          | Other Input<br>Same Bit  |                | Other I                       | Data Inputs                          | Output                        | Output             |  |
| Parameter                           | Under<br>Test  | Apply<br>V <sub>CC</sub> | Apply<br>GND   | Apply<br>V <sub>CC</sub>      | Apply<br>GND                         | Under<br>Test                 | Waveform           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | B <sub>I</sub>           | None           | None                          | Remaining<br>A and B, C <sub>n</sub> | Fı                            | Out-of-Phase       |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>l</sub> | A <sub>I</sub>           | None           | None                          | Remaining<br>A and B, C <sub>n</sub> | FI                            | Out-of-Phase       |  |
| SUM Mode Te                         | st Table       | Function Inp             | uts: S0 = S3 = | V <sub>CC</sub> S1=S2         | = M = 0 V                            |                               |                    |  |
|                                     | Input          | Other<br>Same            | •              | Other Da                      | ata Inputs                           | Output                        | 0                  |  |
| Parameter                           | Under<br>Test  | Apply<br>V <sub>CC</sub> | Apply<br>GND   | Apply<br>V <sub>CC</sub>      | Apply<br>GND                         | Under<br>Test                 | Output<br>Waveform |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | B <sub>I</sub>           | None           | Remaining<br>A and B          | C <sub>n</sub>                       | F <sub>I</sub>                | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | A <sub>I</sub>           | None           | Remaining<br>A and B          | C <sub>n</sub>                       | F <sub>I</sub>                | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | B <sub>I</sub>           | None           | None                          | Remaining<br>A and B, C <sub>n</sub> | Р                             | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | A <sub>I</sub>           | None           | None                          | Remaining<br>A and B, C <sub>n</sub> | Р                             | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | None                     | B <sub>l</sub> | Remaining<br>B                | Remaining<br>A, C <sub>n</sub>       | G                             | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | None                     | Al             | Remaining<br>B                | Remaining<br>A, C <sub>n</sub>       | G                             | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>n</sub> | None                     | None           | AII<br>A                      | All<br>B                             | Any F<br>or C <sub>n</sub> +4 | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>l</sub> | None                     | B <sub>l</sub> | Remaining<br>B                | Remaining<br>A, C <sub>n</sub>       | $C_n + 4$                     | Out-of-Phase       |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | None                     | A <sub>l</sub> | Remaining<br>B                | Remaining<br>A, C <sub>n</sub>       | C <sub>n</sub> +4             | Out-of-Phase       |  |
| Diff Mode Tes                       | t Table        | Function Inpu            | ıts: S1 = S2 = | V <sub>CC</sub> , S0 = S3 = M | = 0 V                                |                               |                    |  |
|                                     | Input          |                          | Input<br>e Bit | Other D                       | ata Inputs                           | Output                        | Output             |  |
| Parameter                           | Under<br>Test  | Apply<br>V <sub>CC</sub> | Apply<br>GND   | Apply<br>V <sub>CC</sub>      | Apply<br>GND                         | Under<br>Test                 | Waveform           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | None                     | B <sub>I</sub> | Remaining<br>A                | Remaining<br>B, C <sub>n</sub>       | FI                            | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | A <sub>I</sub>           | None           | Remaining<br>A                | Remaining<br>B, C <sub>n</sub>       | FI                            | Out-of-Phase       |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | None                     | B <sub>I</sub> | None                          | Remaining<br>A and B, C <sub>n</sub> | Р                             | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | A <sub>l</sub>           | None           | None                          | Remaining<br>A and B, C <sub>n</sub> | Р                             | Out-of-Phase       |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | B <sub>I</sub>           | None           | None                          | Remaining<br>A and B, C <sub>n</sub> | G                             | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | None                     | A <sub>I</sub> | None                          | Remaining<br>A and B, C <sub>n</sub> | G                             | Out-of-Phase       |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | None                     | B <sub>I</sub> | Remaining<br>A                | Remaining<br>B, C <sub>n</sub>       | A=B                           | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | A <sub>l</sub>           | None           | Remaining<br>A                | Remaining<br>B, C <sub>n</sub>       | A=B                           | Out-of-Phase       |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>n</sub> | None                     | None           | All<br>A and B                | None                                 | C <sub>n</sub> +4<br>or any F | In-Phase           |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A <sub>I</sub> | B <sub>l</sub>           | None           | None                          | Remaining<br>A, B, C <sub>n</sub>    | C <sub>n</sub> +4             | Out-of-Phase       |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | B <sub>I</sub> | None                     | A <sub>I</sub> | None                          | Remaining<br>A, B, C <sub>n</sub>    | C <sub>n</sub> +4             | In-Phase           |  |





Ceramic Dual-In-Line Package (J)
Order Number MM54HC181J or MM74HC181J
NS Package Number J24F

 $8.255 + 1.016 \\ -0.381$ 

#### Physical Dimensions inches (millimeters) (Continued) 1.243 - 1.270 (31.57 – 32.26) MAX (2.337)24 23 22 21 20 19 18 17 16 15 14 13 0.032 (0.813) OPTION 2 RAD 0.260 ± 0.005 PIN NO. 1 IDEN (6.604 ± 0.127) 1 2 3 4 5 6 7 8 9 10 11 12 EJECTOR PINS 0.062 (1.575) RAD $\frac{0.300-0.320}{(7.62-8.128)}$ 0.040 (1.016) $\frac{0.130 \pm 0.005}{(3.302 \pm 0.127)}$ 0.020 $\frac{0.145 - 0.200}{(3.683 - 5.080)}$ 0.009 - 0.0150.065 (0.229 - 0.381)(1.651) $\frac{0.125 - 0.145}{(3.175 - 3.556)}$ 0.280 0.018 ± 0.003 (7.112) MIN $0.325 \,{}^{+\, 0.040}_{-\, 0.015}$ (0.457 ± 0.076) TYP MIN $(1.905 \pm 0.381)$

Molded Dual-In-Line Package (N) Order Number MM74HC181N NS Package Number N24C

0.100 ± 0.010 (2.54 ± 0.254) TYP

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.

Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

90°±4° TYP

N24C (REV F)