

# MM54HC534/MM74HC534 TRI-STATE® Octal D-Type Flip-Flop with Inverted Outputs

## **General Description**

These high speed Octal D-Type Flip-Flops utilize advanced silicon-gate CMOS technology. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.

These devices are positive edge triggered flip-flops. Data at the D inputs, meeting the setup and hold time requirements, are inverted and transferred to the  $\overline{\mathbb{Q}}$  outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The 54HC/74HC logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

### **Features**

- Typical propagation delay: 23 ns
- Wide operating voltage range: 2-6V
- Low input current: 1 µA maximum
- Low quiescent current: 80 µA maximum
- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads

## **Connection Diagram**



TL/F/5340-1

Order Number MM54HC534 or MM74HC534

## **Truth Table**

| Output<br>Control | Clock | Data | Output             |  |
|-------------------|-------|------|--------------------|--|
| L                 | 1     | Н    | L                  |  |
| L                 | ↑     | L    | Н                  |  |
| L                 | L     | X    | $\overline{Q}_{0}$ |  |
| Н                 | Х     | Х    | Z                  |  |

H = High Level, L = Low Level

X = Don't Care

↑ = Transition from low-to-high

Z = High impedance state

 $\overline{Q}_0 = \text{The level of the output before steady state}$  input conditions were established

TRI-STATE® is a registered trademark of National Semiconductor Corp

## Absolute Maximum Ratings (Notes 1 & 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales

Storage Temperature Range ( $T_{STG}$ ) Power Dissipation ( $P_D$ )

DC V<sub>CC</sub> or GND Current, per pin (I<sub>CC</sub>)

(Note 3) 600 mW S.O. Package only 500 mW

Lead Temperature (T<sub>L</sub>)
(Soldering 10 seconds

(Soldering 10 seconds) 260°C

| Operating Conditions                           |     |          |       |  |  |  |  |  |
|------------------------------------------------|-----|----------|-------|--|--|--|--|--|
|                                                | Min | Max      | Units |  |  |  |  |  |
| Supply Voltage (V <sub>CC</sub> )              | 2   | 6        | V     |  |  |  |  |  |
| DC Input or Output Voltage $(V_{IN}, V_{OUT})$ | 0   | $V_{CC}$ | V     |  |  |  |  |  |
| Operating Temp. Range (TA)                     |     |          |       |  |  |  |  |  |
| MM74HC                                         | -40 | +85      | °C    |  |  |  |  |  |
| MM54HC                                         | -55 | +125     | °C    |  |  |  |  |  |
| Input Rise or Fall Times                       |     |          |       |  |  |  |  |  |
| $(t_r, t_f)$ $V_{CC} = 2.0V$                   |     | 1000     | ns    |  |  |  |  |  |
| $V_{CC} = 4.5V$                                |     | 500      | ns    |  |  |  |  |  |
| $V_{CC} = 6.0V$                                |     | 400      | ns    |  |  |  |  |  |

## DC Electrical Characteristics (Note 4)

| Symbol          | Parameter                                      | Conditions                                                                        | v <sub>cc</sub>      | T <sub>A</sub> = 25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units       |
|-----------------|------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|-----------------------|--------------------|--------------------------------------|---------------------------------------|-------------|
|                 |                                                |                                                                                   |                      | Тур                   |                    | Guaranteed Limits                    |                                       |             |
| $V_{\text{IH}}$ | Minimum High Level<br>Input Voltage            |                                                                                   | 2.0V<br>4.5V<br>6.0V |                       | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2                   | 1.5<br>3.15<br>4.2                    | V<br>V<br>V |
| V <sub>IL</sub> | Maximum Low Level Input Voltage**              |                                                                                   | 2.0V<br>4.5V<br>6.0V |                       | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8                   | 0.5<br>1.35<br>1.8                    | V<br>V<br>V |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage           | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \mu A$                  | 2.0V<br>4.5V<br>6.0V | 2.0<br>4.5<br>6.0     | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9                    | 1.9<br>4.4<br>5.9                     | V<br>V<br>V |
|                 |                                                | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$ I_{OUT}  \le 6.0$ mA<br>$ I_{OUT}  \le 7.8$ mA | 4.5V<br>6.0V         | 4.2<br>5.7            | 3.98<br>5.48       | 3.84<br>5.34                         | 3.7<br>5.2                            | V<br>V      |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage            | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$ I_{OUT}  \le 20 \mu A$                         | 2.0V<br>4.5V<br>6.0V | 0<br>0<br>0           | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1                    | 0.1<br>0.1<br>0.1                     | V<br>V<br>V |
|                 |                                                | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$ I_{OUT}  \le 6.0$ mA<br>$ I_{OUT}  \le 7.8$ mA | 4.5V<br>6.0V         | 0.2<br>0.2            | 0.26<br>0.26       | 0.33<br>0.33                         | 0.4<br>0.4                            | V<br>V      |
| I <sub>IN</sub> | Maximum Input<br>Current                       | V <sub>IN</sub> =V <sub>CC</sub> or GND                                           | 6.0V                 |                       | ±0.1               | ± 1.0                                | ± 1.0                                 | μΑ          |
| loz             | Maximum TRI-STATE<br>Output Leakage<br>Current | $V_{IN} = V_{IH}$ or $V_{IL}$ , $OC = V_{IH}$<br>$V_{OUT} = V_{CC}$ or GND        | 6.0V                 |                       | ±0.5               | ±5                                   | ±10                                   | μΑ          |
| Icc             | Maximum Quiescent<br>Supply Current            | V <sub>IN</sub> =V <sub>CC</sub> or GND<br>I <sub>OUT</sub> =0 μA                 | 6.0V                 |                       | 8.0                | 80                                   | 160                                   | μΑ          |

 $\pm\,70~mA$ 

 $-65^{\circ}\text{C}$  to  $+\,150^{\circ}\text{C}$ 

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

 $<sup>\</sup>textbf{Note 3:} \ \ Power \ Dissipation \ temperature \ derating \\ -- plastic "N" \ package: \\ -12 \ mW/^{\circ}C \ from \ 65^{\circ}C \ to \ 85^{\circ}C; \ ceramic "J" \ package: \\ -12 \ mW/^{\circ}C \ from \ 100^{\circ}C \ to \ 125^{\circ}C.$ 

Note 4: For a power supply of 5V  $\pm 10\%$  the worst case output voltages (V<sub>CH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub>=5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

<sup>\*\*</sup> $V_{IL}$  limits are currently tested at 20% of  $V_{CC}$ . The above  $V_{IL}$  specification (30% of  $V_{CC}$ ) will be implemented no later than Q1, CY'89.

#### AC Electrical Characteristics $V_{CC}=5V, T_A=25^{\circ}C, t_f=t_f=6 \text{ ns}$ Parameter Conditions Guaranteed Limit Symbol Тур Units Maximum Operating Frequency MHz $f_{\mathsf{MAX}}$ Maximum Propagation Delay Clock to $\overline{\mathbb{Q}}$ $C_L = 45 pF$ 23 32 t<sub>PHL</sub>, t<sub>PLH</sub> ns $R_L = 1 k\Omega$ $C_L = 45 pF$ Maximum Output Enable Time 28 $t_{PZH},\,t_{PZL}$ 21 ns $R_L = 1 k\Omega$ $C_L = 5 pF$ Maximum Output Disable Time 19 25 $t_{PHZ},\,t_{PLZ}$ ns Minimum Setup Time 10 20 ns $t_{S}$ Minimum Hold Time 0 5 ns $t_{\text{H}}$ Minimum Pulse Width 9 16 ns $t_{\mathsf{W}}$

## $\textbf{AC Electrical Characterist} \underline{\textbf{ics}} \ \ v_{CC} = 2.0 - 6.0 \ \text{V}, \ C_L = 50 \ \text{pF}, \ t_f = t_f = 6 \ \text{ns} \ \text{(unless otherwise specified)}$

| Symbol                              | Parameter                                 | Conditions                                          | v <sub>cc</sub>      | T <sub>A</sub> =25°C |                    | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units             |
|-------------------------------------|-------------------------------------------|-----------------------------------------------------|----------------------|----------------------|--------------------|--------------------------------------|---------------------------------------|-------------------|
|                                     |                                           |                                                     |                      | Тур                  |                    | Guaranteed                           |                                       |                   |
| f <sub>MAX</sub>                    | Maximum Operating<br>Frequency            | C <sub>L</sub> =50 pF                               | 2.0V<br>4.5V<br>6.0V |                      | 6<br>30<br>35      | 5<br>24<br>28                        | 4<br>20<br>23                         | MHz<br>MHz<br>MHz |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation<br>Delay, Clock to Q  | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$     | 2.0V<br>2.0V         | 68<br>110            | 180<br>230         | 225<br>288                           | 270<br>345                            | ns<br>ns          |
|                                     |                                           | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$     | 4.5V<br>4.5V         | 22<br>30             | 36<br>46           | 45<br>57                             | 48<br>69                              | ns<br>ns          |
|                                     |                                           | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$     | 6.0V<br>6.0V         | 20<br>28             | 31<br>40           | 39<br>50                             | 46<br>60                              | ns<br>ns          |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Output Enable Time                | $R_L=1 k\Omega$                                     |                      |                      |                    |                                      |                                       |                   |
| f <sub>MAX</sub>                    |                                           | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$     | 2.0V<br>2.0V         | 50<br>80             | 150<br>200         | 189<br>250                           | 225<br>300                            | ns<br>ns          |
|                                     |                                           | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$     | 4.5V<br>4.5V         | 21<br>29             | 30<br>40           | 37<br>50                             | 45<br>60                              | ns<br>ns          |
|                                     |                                           | $C_L = 50 \text{ pF}$<br>$C_L = 150 \text{ pF}$     | 6.0V<br>6.0V         | 19<br>25             | 26<br>35           | 31<br>44                             | 39<br>53                              | ns<br>ns          |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Output Disable Time               | $R_L = 1 k\Omega$<br>$C_L = 50 pF$                  | 2.0V<br>4.5V<br>6.0V | 50<br>21<br>19       | 150<br>30<br>26    | 189<br>37<br>31                      | 225<br>45<br>39                       | ns<br>ns<br>ns    |
| ts                                  | Minimum Setup Time                        |                                                     | 2.0V<br>4.5V<br>6.0V |                      | 50<br>9<br>9       | 60<br>13<br>11                       | 75<br>15<br>13                        | ns<br>ns<br>ns    |
| t <sub>H</sub>                      | Minimum Hold Time                         |                                                     | 2.0V<br>4.5V<br>6.0V |                      | 5<br>5<br>5        | 5<br>5<br>5                          | 5<br>5<br>5                           | ns<br>ns<br>ns    |
| t <sub>W</sub>                      | Minimum Pulse Width                       |                                                     | 2.0V<br>4.5V<br>6.0V |                      | 80<br>16<br>14     | 100<br>20<br>18                      | 120<br>24<br>20                       | ns<br>ns<br>ns    |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Rise<br>and Fall Time      | C <sub>L</sub> =50 pF                               | 2.0V<br>4.5V<br>6.0V | 25<br>7<br>6         | 60<br>12<br>10     | 75<br>15<br>13                       | 90<br>18<br>15                        | ns<br>ns<br>ns    |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Input Rise and Fall Time Clock    |                                                     |                      |                      | 1000<br>500<br>400 | 1000<br>500<br>400                   | 1000<br>500<br>400                    | ns<br>ns<br>ns    |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance (Note 5) | (per flip-flop)<br>OC = V <sub>CC</sub><br>OC = Gnd |                      | 30<br>50             |                    |                                      |                                       | pF<br>pF          |
| C <sub>IN</sub>                     | Maximum Input Capacitance                 |                                                     |                      | 5                    | 10                 | 10                                   | 10                                    | pF                |
| C <sub>OUT</sub>                    | Maximum Output Capacitance                |                                                     | ſ <u></u> '          | 15                   | 20                 | 20                                   | 20                                    | pF                |

 $\textbf{Note 5:} \quad C_{PD} \text{ determines the no load dynamic power consumption, } P_D = C_{PD} \ V_{CC^2} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and the no load dynamic current consumption, } I_S = C_{PD} \ V_{CC} \ f + I_{CC} \ V_{CC}, \text{ and } I_{CC} \ V_{CC} \$ 



#### Ceramic Dual-In-Line Package (J) Order Number MM54HC534J or MM74HC534J NS Package J20A



### LIFE SUPPORT POLICY

## Molded Dual-In-Line Package (N) Order Number MM74HC534N NS Package N20A

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



## **National Semiconductor**

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

#### **National Semiconductor**

Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tei: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

#### National Semiconductor

Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

## National Semiconductor

Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408