# SN54174, SN54175, SN54LS174, SN54LS175, SN54S174, SN54S175, SN74174, SN74LS174, SN74LS175, SN74S174, SN74S175 HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

**SDLS068** 

DECEMBER 1972-REVISED MARCH 1988

'174, 'LS174, 'S174 . . . HEX D-TYPE FLIP-FLOPS '175, 'LS175, 'S175 . . . . QUADRUPLE D-TYPE FLIP-FLOPS

- '174, 'LS174, 'S174 Contain Six Flip-Flops with Single-Rail Outputs
- '175, 'LS175, 'S175 Contain Four Flip-Flops with Double-Rail Outputs
- Three Performance Ranges Offered: See Table Lower Right
- Buffered Clock and Direct Clear Inputs
- Individual Data Input to Each Flip-Flop
- Applications include:

   Buffer/Storage Registers
   Shift Registers

  Pattern Generators

#### description

These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct clear input, and the '175, 'LS175, and 'S175 feature complementary outputs from each flip-flop:

Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output.

These circuits are fully compatible for use with most TTL circuits.

FUNCTION TABLE

| 1 |       | OUT   | PUTS |    |                |
|---|-------|-------|------|----|----------------|
| I | CLEAR | CLOCK | D    | Q  | ō٢             |
| ĺ | L     | ×     | X    | Ļ  | Н              |
| ı | Н     | †     | н    | н  | L              |
| ı | н     | 1     | L    | L  | Н              |
| I | H     | L     | x    | a₀ | ā <sub>o</sub> |

H = high level (steady state)

L = low level (steady state)

X = irrelevant

1 - transition from low to high level

 $Q_0$  = the level of Q before the indicated steady-state input conditions were established.

1 = '175, 'LS175, and 'S175 only

|                | TYPICAL   | TYPICAL       |
|----------------|-----------|---------------|
| TYPES          | MAXIMUM   | POWER         |
| ITPES          | CLOCK     | DISSIPATION   |
|                | FREQUENCY | PER FLIP-FLOP |
| 174, 175       | 35 MHz    | 38 mW         |
| 'LS174, 'LS175 | 40 MHz    | 14 mW         |
| 'S174. 'S175   | 110 MHz   | 75 mW         |

SN54174, SN54LS174, SN54S174...J OR W PACKAGE SN74174...N PACKAGE SN74LS174, SN74S174...D OR N PACKAGE

| (     | го | P VIEW) |
|-------|----|---------|
| CLR [ | Ī  | U16 VCC |
| 10 🖸  | 2  | 15 60   |
| 10 🖺  | 3  | 14 🔲 6D |
| 2D 🖺  | 4  | 13 📙 5D |
| 20 🗀  | 5  | 12 🏻 5Q |
| 3D 🗆  | 6  | 11 🔲 40 |
| 30 ⊑  | 7  | 10 40   |
| GND [ | 8  | 9D CLK  |

SN54LS174, SN54S174 . . . FK PACKAGE (TOP VIEW)



SN54175, SN54LS175, SN54S175 . . . J OR W PACKAGE SN74175 . . . N PACKAGE SN74LS175, SN74S175 . . . D OR N PACKAGE



SN54LS175, SN54S175 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

PAGDUCT PREVIEW documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas instruments reserves the right to change or discontinue these products without notice.



# SN54174, SN54175, SN54LS174, SN54LS175, SN54S174, SN54S175, SN74174, SN74175, SN74LS174, SN74LS175, SN74S175, HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

#### logic symbols †





<sup>&</sup>lt;sup>1</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages.

### logic diagrams (positive logic)





Pin numbers shown are for D, J, N, and W packages.

#### schematics of inputs and outputs

SN54174, SN54175, SN74174, SN74175





SN54LS174, SN54LS175, SN74LS174, SN74LS175





SN54S174, SN54S175, SN74S174, SN74S175





# SN54174, SN54175, SN74174, SN74175 HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

| absolute maximum ratings over opera              | ng free-air temperature range (unless otherwise noted) |        |
|--------------------------------------------------|--------------------------------------------------------|--------|
| Supply voltage, VCC (see Note 1)                 |                                                        | 7 V    |
| Input voltage                                    |                                                        | 5.5 V  |
| Operating free-air temperature range:            | SN54174, SN54175 Circuits                              | 125°C  |
|                                                  | SN74174, SN74175 Circuits                              | , 70°C |
| Storage temperature range                        | $-65^{\circ}$ C to                                     | 150°C  |
| NOTE 1: Voltage values are with respect to netwo | k ground terminal.                                     |        |

#### recommended operating conditions

| · · · · · · · · · · · · · · · · · · ·         |                      | SN54174, SN54175 |     |      | SN74 |     |      |      |
|-----------------------------------------------|----------------------|------------------|-----|------|------|-----|------|------|
|                                               |                      | MIN              | NOM | MAX  | MIN  | NOM | MAX  | UNIT |
| Supply voltage, VCC                           |                      | 4.5              | 5   | 5.5  | 4.75 | 5   | 5.25 | V    |
| High-level output current, IOH                |                      |                  |     | -800 |      |     | -800 | μА   |
| Low-level output current, IOL                 |                      | 1                |     | 16   |      |     | 16   | mA   |
| Clock frequency, fclock                       |                      | 0                |     | 25   | 0    |     | 25   | MHz  |
| Width of clock or clear pulse, t <sub>W</sub> |                      | 20               |     |      | 20   |     |      | ns   |
| Control time t                                | Data input           | 20               |     |      | 20   |     |      | កន   |
| Setup time, t <sub>su</sub>                   | Clear inactive-state | 25               |     |      | 25   |     |      | ns   |
| Data hold time, th                            | •                    | 5                |     |      | 5    |     |      | ns   |
| Operating free-air temperature, TA            | •                    | -55              |     | 125  | 0    |     | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETER                              | PARAMETER TEST CONDITIONS <sup>†</sup>                                                        |       |     |     | MAX  | UNIT |
|-----|----------------------------------------|-----------------------------------------------------------------------------------------------|-------|-----|-----|------|------|
| VIH | High-level input voltage               |                                                                                               |       | 2   |     |      | V    |
| VIL | Low-level input voltage                |                                                                                               |       | " " |     | 0.8  | ٧    |
| Vik | Input clamp voltage                    | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12 i                                                 | nΑ    |     |     | -1.5 | ٧    |
| ۷Он | High-level output voltage              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 \<br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -8 |       | 2.4 | 3.4 |      | ٧    |
| VOL | Low-level output voltage               | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V<br>V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 16 | -     |     | 0.2 | 0.4  | ٧    |
| 11  | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 \                                                 | /     |     |     | 1    | mΑ   |
| ΉΗ  | High-level input current               | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.4 \                                                 | /     |     |     | 40   | μΑ   |
| ηլ  | Low-level input current                | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 \                                                 | ,     | T   |     | -1.6 | mA   |
|     |                                        | 14 546.34                                                                                     | SN54' | 20  |     | -57  |      |
| los | Short-circuit output current§          | V <sub>CC</sub> = MAX                                                                         | SN74* | -18 |     | -57  | mΑ   |
|     |                                        | W - MANY Con Night                                                                            | 174   | 1   | 45  | 65   |      |
| CC  | Supply current                         | V <sub>CC</sub> = MAX, See Note :                                                             | 175   |     | 30  | 45   | mΑ   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable device type.

### switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER                                                                                | TEST CONDITIONS                       | MIN | TYP | MAX | UNIT |
|------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| fmax Maximum clock frequency                                                             |                                       | 25  | 35  |     | MHz  |
| Propagation delay time, low-to-high-level output from clear tPLH (SN54175, SN74175 only) | C <sub>L</sub> = 15 pF,               |     | 16  | 25  | ns   |
| tpHL Propagation delay time, high-to-low-level output from clear                         | R <sub>L</sub> = 400 Ω,<br>See Note 3 |     | 23  | 35  | ns   |
| tpLH Propagation delay time, low-to-high-level output from clock                         | See Note S                            |     | 20  | 30  | пѕ   |
| tpHL Propagation delay time, high-to-low-level output from clock                         |                                       |     | 24  | 35  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



 $<sup>^{\</sup>ddagger}$ All typical values are at  $V_{CC}$  = 5 V,  $T_{A}$  = 25°C.

<sup>\$</sup>Not more than one output should be shorted at a time.

NOTE 2: With all outputs open and 4.5 V applied to all data and clear inputs, I<sub>CC</sub> is measured after a momentary ground, then 4.5 V, is applied to clock.

## SN54LS174, SN54LS175, SN74LS174, SN74LS175 HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

| absolute maximum ratings over opera              | ting free-air temperature range (unless otherwise noted) |
|--------------------------------------------------|----------------------------------------------------------|
| Supply voltage, VCC (see Note 1) .               |                                                          |
| Input voltage                                    |                                                          |
| Operating free-air temperature range:            | SN54LS174, SN54LS175 Circuits55°C to 125°C               |
|                                                  | SN74LS174, SN74LS175 Circuits 0°C to 70°C                |
| Storage temperature range                        |                                                          |
| NOTE 1: Voltage values are with respect to netwo | ork ground terminal.                                     |

#### recommended operating conditions

|                                    |                      | SN54LS174 |        |      | SN74LS174 |     |      |      |
|------------------------------------|----------------------|-----------|--------|------|-----------|-----|------|------|
|                                    |                      | SI        | N54LS1 | 75   | SN74LS175 |     |      | UNIT |
|                                    |                      | MIN       | NOM    | MAX  | MIN       | NOM | MAX  |      |
| Supply voltage, VCC                |                      | 4.5       | 5      | 5.5  | 4.75      | 5   | 5.25 | V    |
| High-level output current, IOH     |                      |           |        | -400 |           |     | -400 | μА   |
| Low-level output current, IQL      |                      |           |        | 4    |           |     | 8    | mА   |
| Clock frequency, felock            |                      | 0         |        | 30   | 0         |     | 30   | MHz  |
| Width of clock or clear pulse, tw  |                      | 20        |        |      | 20        |     |      | ns   |
| Control                            | Data input           | 20        |        |      | 20        |     |      | ns   |
| Setup time, t <sub>SU</sub>        | Clear inactive-state | 25        |        |      | 25        |     |      | ns   |
| Data hold time, th                 |                      | 5         |        |      | 5         |     |      | ns   |
| Operating free-air temperature, TA |                      | -55       |        | 125  | 0         |     | 70   | 3°C  |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |                                        | TEST CONDITIONS <sup>†</sup>                                     |                         | SN54LS174<br>SN54LS175 |     | SN74LS174<br>SN74LS175 |      |          | UNIT |      |    |
|-----------|----------------------------------------|------------------------------------------------------------------|-------------------------|------------------------|-----|------------------------|------|----------|------|------|----|
|           |                                        |                                                                  |                         |                        | MIN | TYP‡                   | MAX  | MIN      | TYP‡ | MAX  |    |
| $v_{IH}$  | High-level input voltage               |                                                                  |                         |                        | 2   |                        |      | 2        |      |      | >  |
| VIL       | Low-level input voltage                |                                                                  |                         |                        |     |                        | 0.7  |          |      | 0.8  | ٧  |
| Vικ       | Input clamp voltage                    | V <sub>CC</sub> = MIN,                                           | I <sub>I</sub> = -18 mA |                        |     |                        | -1.5 | ļ —      |      | -1.5 | ٧  |
| VOH       | High-level output voltage              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>(L</sub> max, | ***                     | 4                      | 2.5 | 3.5                    |      | 2.7      | 3.5  |      | ٧  |
| h.r.      |                                        | VCC = MIN,                                                       | V <sub>IH</sub> = 2 V,  | IOL = 4 mA             |     | 0.25                   | 0.4  |          | 0.25 | 0.4  | V  |
| VOL       | Low-level output voltage               | Vil = Vil max                                                    |                         | IOL = 8 mA             |     |                        |      |          | 0.35 | 0.5  |    |
| Ιį        | Input current at maximum input voltage | V <sub>CC</sub> = MAX.                                           | V <sub>I</sub> = 7 V    |                        |     |                        | 0.1  |          |      | 0.1  | mA |
| ЧН        | High-level input current               | VCC = MAX,                                                       | V <sub>1</sub> = 2.7 V  |                        |     |                        | 20   |          |      | 20   | μА |
| 11L       | Low-level input current                | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 0.4 V  |                        |     |                        | -0.4 | $\vdash$ | -    | -0.4 | mΑ |
| los       | Short-circuit output current \$        | V <sub>CC</sub> = MAX                                            |                         |                        | -20 |                        | -100 | -20      |      | -100 | mΑ |
|           | S                                      | VMAY                                                             | C N-4- 3                | 'LS174                 |     | 16                     | 26   |          | 16   | 26   |    |
| lcc       | Supply current                         | V <sub>CC</sub> = MAX,                                           | See Note 2              | 'LS175                 |     | 11                     | 18   |          | 11   | 18   | mA |

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER                                                        | TEST CONDITIONS         | 'LS174 |     |     | 'LS175 |     |     | 11617 |
|------------------------------------------------------------------|-------------------------|--------|-----|-----|--------|-----|-----|-------|
| PANAMETER                                                        | LEST COMPLITIONS        | MIN    | TYP | MAX | MIN    | TYP | MAX | UNIT  |
| f <sub>max</sub> Maximum clock frequency                         |                         | 30     | 40  |     | 30     | 40  |     | MHz   |
| TPLH Propagation delay time, low-to-high-level output from clear | C <sub>L</sub> = 15 pF. |        |     |     |        | 20  | 30  | ns    |
| tpHL Propagation delay time, high-to-low-level output from clear | $R_L = 2 k\Omega$ ,     |        | 23  | 35  |        | 20  | 30  | ns    |
| tplH Propagation delay time, low-to-high-level output from clock | See Note 3              |        | 20  | 30  |        | 13  | 25  | ns    |
| tpHL Propagation delay time, high-to-low-level output from clock | 1                       |        | 21  | 30  |        | 16  | 25  | пs    |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



 $<sup>\</sup>frac{1}{4}$ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25 \text{ C}$ .

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: With all outputs open and 4.5 V applied to all data and clear inputs, I<sub>CC</sub> is measured after a momentary ground, then 4.5 V, is applied to clock.

## SN54S174, SN54S175, SN74S174, SN74S175 HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)     |                               |    | <br> | 7 V            |
|--------------------------------------|-------------------------------|----|------|----------------|
| Input voltage                        |                               |    |      |                |
| Operating free-air temperature range | :: SN54S174, SN54S175 Circuit | ts | <br> | -55°C to 125°C |
|                                      | SN74S174, SN74S175 Circuit    |    |      |                |
| Storage temperature range            |                               |    | <br> | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                                    |                      | SN54S174, SN54S175 |     |     | SN74S174, SN74S175 |     |      | T    |
|------------------------------------|----------------------|--------------------|-----|-----|--------------------|-----|------|------|
|                                    |                      | MIN                | NOM | MAX | MIN                | NOM | MAX  | UNIT |
| Supply voltage, VCC                |                      | 4.5                | 5   | 5.5 | 4.75               | 5   | 5.25 | ٧    |
| High-level output current, IOH     |                      |                    |     | -1  |                    |     | 1    | mΑ   |
| Low-level output current, IOL      |                      |                    |     | 20  |                    |     | 20   | mA   |
| Clock frequency, fclock            |                      | 0                  | *** | 75  | 0                  |     | 75   | MHz  |
| D. Ive middle a                    | Clack                | 7                  |     |     | 7                  |     |      |      |
| Pulse width, tw                    | Clear                | 10                 |     |     | 10                 |     |      | пѕ   |
|                                    | Data input           | 5                  |     |     | 5                  | •   |      |      |
| Setup time, t <sub>SU</sub>        | Clear inactive-state | 5                  |     |     | 5                  |     |      | ns   |
| Data hold time, th                 |                      | 3                  |     |     | 3                  |     |      | ПS   |
| Operating free-air temperature, TA |                      | -55                |     | 125 | 0                  |     | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |                                        | TEST CONDITIONS†                                   |                             |     | TYP‡ | MAX       | UNIT |
|-----------|----------------------------------------|----------------------------------------------------|-----------------------------|-----|------|-----------|------|
| ViH       | High-level input voltage               |                                                    |                             |     |      |           | V    |
| VIL       | Low-level input voltage                |                                                    |                             |     |      | 8.0       | V    |
| Vik       | Input clamp voltage                    | VCC = MIN, II = -18 mA                             | IN, I <sub>I</sub> = -18 mA |     |      | -1.2      | V    |
| νон       | High-level output voltage              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,      | SN54S'                      | 2.5 | 3.4  | -         | 1,,  |
|           |                                        | V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -1 mA   | SN748'                      | 2.7 | 3.4  |           | \ \  |
| VOL       | Low-level output voltage               | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,      |                             |     |      | 0.5       | v    |
|           |                                        | V <sub>1</sub> L = 0.8 V, I <sub>O</sub> L = 20 mA |                             | 1   |      | 0.5       |      |
| Ιι        | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V      |                             |     |      | 1         | mΑ   |
| ΉΗ        | High-level input current               | V <sub>CC</sub> = MAX, V <sub>1</sub> = 2.7 V      |                             |     |      | 50        | μΔ   |
| IIL.      | Low-level input current                | V <sub>CC</sub> = MAX, V <sub>1</sub> = 0.5 V      |                             |     |      | -2        | mΑ   |
| los       | Short-circuit output current§          | V <sub>CC</sub> - MAX                              |                             | -40 |      | -100      | mA   |
| lcc       | Supply current                         | V <sub>CC</sub> = MAX, See Note 2                  | 174                         |     | 90   | 144<br>96 |      |
|           |                                        |                                                    | <b>1175</b>                 | ,   | 60   |           | mA   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable device type.

### switching characteristics, VCC = 5 V, TA = 25°C

|       | PARAMETER                                                                               | TEST CONDITIONS                       | MIN | TYP  | MAX | UNIT |
|-------|-----------------------------------------------------------------------------------------|---------------------------------------|-----|------|-----|------|
| fmax  | Maximum clock frequency                                                                 |                                       | 75  | 110  |     | MHz  |
| tPLH  | Propagation delay time, low-to-high-level Q output from clear (SN54S175, SN74S175 only) | C <sub>L</sub> = 15 pF,               |     | 10   | 15  | ns   |
| tPH L | Propagation delay time, high-to-low-level Q output from clear                           | R <sub>L</sub> = 280 Ω,<br>See Note 3 |     | 13   | 22  | ns   |
| tPLH  | Propagation delay time, low-to-high-level output from clock                             | See More 2                            |     | 8    | 12  | ns   |
| 1PHL  | Propagation time, high-to-low-level output from clock                                   |                                       |     | 11.5 | 17  | пs   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



 $<sup>^{\</sup>dagger}$ All typical values are at  $V_{CC}$  = 5 V,  $T_{A}$  = 25°C.

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: With all outputs open and 4.5 V applied to all data and clear inputs, I<sub>CC</sub> is measured after a momentary ground, than 4.5 V, is applied to clock.

#### IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated