





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments Incorporated.



# TPA0202 2-W STEREO AUDIO POWER AMPLIFIER

SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

#### description

The TPA0202 is a stereo audio power amplifier in a 24-pin TSSOP thermal package capable of delivering greater than 2 W of continuous RMS power per channel into 3- $\Omega$  loads. The TPA0202 simplifies design and frees up board space for other features. Full power distortion levels of less than 0.1% THD+N from a 5-V supply are typical. Low-voltage applications are also well served by the TPA0202 providing 800-mW per channel into 3- $\Omega$  loads with a 3.3-V supply voltage.

The TPA0202 has integrated depop circuitry that virtually eliminates transients that cause noise in the speakers during power up and when using the mute and shutdown modes.

Amplifier gain is externally configured by means of two resistors per input channel and does not require external compensation for settings of 2 to 20 in BTL mode (1 to 10 in SE mode). An internal input MUX allows two sets of stereo inputs to the amplifier. In notebook applications, where internal speakers are driven as BTL and the line (often headphone drive) outputs are required to be SE, the TPA0202 automatically switches into SE mode when the SE/BTL input is activated. Using the TPA0202 to drive line outputs up to 700 mW/channel into external 3- $\Omega$  loads is ideal for small non-powered external speakers in portable multimedia systems. The TPA0202 also features a shutdown function for power sensitive applications, holding the supply current at 5  $\mu$ A.

The PowerPAD package<sup>†</sup> (PWP) delivers a level of thermal performance that was previously achievable only in TO-220-type packages. Thermal impedances of approximately 35°C/W are readily realized in multilayer PCB applications. This allows the TPA0202 to operate at full power into 3- $\Omega$  loads at ambient temperature of up to 85°C with 300 CFM of forced-air cooling. Into 8- $\Omega$  loads, the operating ambient temperature increases to 100°C.

#### **AVAILABLE OPTIONS**

| TA            | PACKAGE            |  |
|---------------|--------------------|--|
|               | TSSOP <sup>‡</sup> |  |
|               | (PWP)              |  |
| -40°C to 85°C | TPA0202PWP         |  |

<sup>&</sup>lt;sup>‡</sup> The PWP packages are available taped and reeled. To order a taped and reeled part, add the suffix R (e.g., TPA0202PWPR).

<sup>†</sup> See Texas Instruments document, PowerPAD Thermally Enhanced Package Application Report (Literature Number SLMA002) for more information on the PowerPAD package.



SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

# **Terminal Functions**

| TERMINAL             |     |     | D. T. CODULTUOU                                                                                                                                                                                                               |  |  |  |  |  |
|----------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME                 | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                   |  |  |  |  |  |
| GND/HS 1, 12, 13, 24 |     |     | Ground connection for circuitry, directly connected to thermal pad                                                                                                                                                            |  |  |  |  |  |
| HP/LINE 16           |     | Ι   | Input MUX control input, hold high to select LHP IN or RHP IN (5, 20), hold low to select LLINE IN or RLINE IN (4, 21)                                                                                                        |  |  |  |  |  |
| LBYPASS              | 6   |     | Tap to voltage divider for left channel internal mid-supply bias                                                                                                                                                              |  |  |  |  |  |
| LHP IN               | 5   | _   | Left channel headphone input, selected when HP/LINE terminal (16) is held high                                                                                                                                                |  |  |  |  |  |
| LLINE IN             | 4   | Ι   | Left channel line input, selected when HP/LINE terminal (16) is held low                                                                                                                                                      |  |  |  |  |  |
| LOUT+                | 3   | 0   | Left channel + output in BTL mode, + output in SE mode                                                                                                                                                                        |  |  |  |  |  |
| LOUT-                | 10  | 0   | Left channel – output in BTL mode, high-impedance state in SE mode                                                                                                                                                            |  |  |  |  |  |
| $LV_{DD}$            | 7   | I   | Supply voltage input for left channel and for primary bias circuits                                                                                                                                                           |  |  |  |  |  |
| MUTE IN 11           |     | I   | Mute all amplifiers, hold low for normal operation, hold high to mute                                                                                                                                                         |  |  |  |  |  |
| MUTE OUT 9           |     | 0   | Follows MUTE IN terminal (11), provides buffered output                                                                                                                                                                       |  |  |  |  |  |
| NC 17, 23            |     |     | No internal connection                                                                                                                                                                                                        |  |  |  |  |  |
| RBYPASS              | 19  |     | Tap to voltage divider for right channel internal mid-supply bias                                                                                                                                                             |  |  |  |  |  |
| RHPIN                | 20  | _   | Right channel headphone input, selected when HP/LINE terminal (16) is held high                                                                                                                                               |  |  |  |  |  |
| RLINEIN              | 21  | I   | Right channel line input, selected when HP/LINE terminal (16) is held low                                                                                                                                                     |  |  |  |  |  |
| ROUT+                | 22  | 0   | Right channel + output in BTL mode, + output in SE mode                                                                                                                                                                       |  |  |  |  |  |
| ROUT-                | 15  | 0   | Right channel – output in BTL mode, high impedance state in SE mode                                                                                                                                                           |  |  |  |  |  |
| $RV_{DD}$            | 18  | I   | Supply voltage input for right channel                                                                                                                                                                                        |  |  |  |  |  |
| SE/BTL               | 14  | Ι   | Hold low for BTL mode, hold high for SE mode                                                                                                                                                                                  |  |  |  |  |  |
| SHUTDOWN             | 8   | Ι   | Places entire IC in shutdown mode when held high, $I_{DD} = 5 \mu A$                                                                                                                                                          |  |  |  |  |  |
| TJ                   | 2   | 0   | Sources a current proportional to the junction temperature. This terminal should be left unconnected during normal operation. For more information, see the <i>junction temperature measurement</i> section of this document. |  |  |  |  |  |

SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

Supply voltage, V<sub>DD</sub> ...... 6 V 

#### **DISSIPATION RATING TABLE**

| PACKAGE          | $T_{\mbox{A}} \leq 25^{\circ} \mbox{C}$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|------------------|-----------------------------------------|-----------------|-----------------------|-----------------------|
| PWP <sup>‡</sup> | 2.7 W                                   | 21.8 mW/°C      | 1.7 W                 | 1.4 W                 |

<sup>‡</sup> Please see the Texas Instruments document, PowerPAD Thermally Enhanced Package Application Report (literature number SLMA002), for more information on the PowerPAD package. The thermal data was measured on a PCB layout based on the information in the section entitled Texas Instruments Recommended Board for PowerPAD on page 33 of the before mentioned document.

#### recommended operating conditions

|                                                |                                                    |                                                         | MIN  | NOM | MAX | UNIT |
|------------------------------------------------|----------------------------------------------------|---------------------------------------------------------|------|-----|-----|------|
| Supply Voltage, V <sub>DD</sub>                |                                                    |                                                         |      |     | 5.5 | V    |
| Operating free-air temperature, T <sub>A</sub> | V <sub>DD</sub> = 5 V,<br>250 mW/ch average power, | $4$ - $\Omega$ stereo BTL drive, with proper PCB design | -40  |     | 85  |      |
|                                                | V <sub>DD</sub> = 5 V,<br>2 W/ch average power,    | 1 55                                                    |      |     | 85  | °C   |
| Common mode input voltage, V <sub>ICM</sub>    | V <sub>DD</sub> = 5 V                              | 1.25                                                    |      | 4.5 | V   |      |
|                                                | V <sub>DD</sub> = 3.3 V                            |                                                         | 1.25 |     | 2.7 | ٧    |

# dc electrical characteristics, T<sub>A</sub> = 25°C

|                       | PARAMETER                                       | TE                                     | ST CONDITIO | TYP†       | MAX | UNIT |    |
|-----------------------|-------------------------------------------------|----------------------------------------|-------------|------------|-----|------|----|
|                       | Supply current                                  |                                        | Stereo BTL  |            | 19  | 30   | mA |
|                       |                                                 | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | Stereo SE   |            | 9   | 18   | mA |
|                       |                                                 | V <sub>DD</sub> = 5 V                  | Mono BTL    |            | 9   | 18   | mA |
| <b>.</b>              |                                                 |                                        | Mono SE     |            | 3   | 10   | mA |
| IDD                   |                                                 | V <sub>DD</sub> = 3.3 V                | Stereo BTL  |            | 13  | 20   | mA |
|                       |                                                 |                                        | Stereo SE   |            | 5   | 10   | mA |
|                       |                                                 |                                        | Mono BTL    |            | 5   | 10   | mA |
|                       |                                                 |                                        | Mono SE     |            | 3   | 6    | mA |
| V <sub>00</sub>       | Output offset voltage (measured differentially) | $V_{DD} = 5 V$ ,                       | Gain = 2,   | See Note 1 | 5   | 25   | mV |
| I <sub>DD(MUTE)</sub> | Supply current in mute mode                     | V <sub>DD</sub> = 5 V                  |             |            | 1.5 |      | mA |
| I <sub>DD(SD)</sub>   | I <sub>DD</sub> in shutdown                     | V <sub>DD</sub> = 5 V                  |             |            | 5   | 20   | μΑ |

NOTE 1: At 3 V <  $V_{DD}$  < 5 V the dc output voltage is approximately  $V_{DD}/2$ .



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# ac operating characteristics, $V_{DD}$ = 5 V, $T_A$ = 25°C, $R_L$ = 3 $\Omega$ (unless otherwise noted)

|                                       | PARAMETER                                 | TEST CONDITIONS         |                              |               | TYP | MAX | UNIT    |
|---------------------------------------|-------------------------------------------|-------------------------|------------------------------|---------------|-----|-----|---------|
| P.o.                                  | Output power (each channel) see<br>Note 2 | THD = 0.2%,             | BTL,                         | See Figure 3  | 2   |     | W       |
| PO                                    |                                           | THD = 1%,               | BTL,                         | See Figure 3  | 2.2 |     | VV      |
| THD+N                                 | Total harmonic distortion plus noise      | $P_0 = 2W$ ,            | f = 20 - 20  kHz,            | See Figure 5  | 200 |     | m%      |
| I I I I I I I I I I I I I I I I I I I |                                           | V <sub>I</sub> = 1 V,   | $R_L = 10 \text{ k}\Omega$ , | $A_V = 1 V/V$ | 100 |     | m%      |
| ВОМ                                   | Maximum output power bandwidth            | A <sub>V</sub> = 10 V/V | THD < 1 %,                   | See Figure 5  | >20 |     | kHz     |
|                                       | Phase margin                              | $R_L = 4 \Omega$ ,      | Open Loop,                   | See Figure 43 | 85° |     |         |
|                                       | Cumply simple solection setie             | f = 1 kHz,              | See Figure 37                |               | 80  |     | dB      |
|                                       | Supply ripple rejection ratio             | f = 20 – 20 kHz,        | See Figure 37                |               | 60  |     | uБ      |
|                                       | Mute attenuation                          |                         |                              |               | 85  |     | dB      |
|                                       | Channel-to-channel output separation      | f = 1 kHz,              | See Figure 39                |               | 85  |     | dB      |
|                                       | Line/HP input separation                  |                         |                              |               | 100 |     | dB      |
|                                       | BTL attenuation in SE mode                |                         |                              |               | 100 |     | dB      |
| Z <sub>l</sub>                        | Input impedance                           |                         |                              |               | 2   |     | ΜΩ      |
|                                       | Signal-to-noise ratio                     | $P_0 = 500 \text{ mW},$ | BTL                          |               | 95  |     | dB      |
| ٧n                                    | Output noise voltage                      | See Figure 35           |                              |               | 21  |     | μV(rms) |

NOTE 2: Output power is measured at the output terminals of the IC at 1 kHz.

# ac operating characteristics, V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 3 $\Omega$

|                | PARAMETER                                 | Т                       | TYP                          | MAX           | UNIT |  |         |
|----------------|-------------------------------------------|-------------------------|------------------------------|---------------|------|--|---------|
| Do.            | Output power (each channel) see<br>Note 2 | THD = 0.2%,             | BTL,                         | See Figure 10 | 800  |  | mW      |
| PO             |                                           | THD = 1%,               | BTL,                         | See Figure 10 | 900  |  | IIIVV   |
| THD+N          | Total harmonia distortion plus poice      | $P_0 = 800 \text{ mW},$ | f = 20 - 20  kHz,            | See Figure 11 | 350  |  | m%      |
| I UD+N         | Total harmonic distortion plus noise      | V <sub>I</sub> = 1 V,   | $R_L = 10 \text{ k}\Omega$ , | $A_V = 1 V/V$ | 200  |  | m%      |
| ВОМ            | Maximum output power bandwidth            | A <sub>V</sub> = 10 V/V | THD < 1 %,                   | See Figure 11 | >20  |  | kHz     |
|                | Phase margin                              | $R_L = 4 \Omega$ ,      | Open Loop,                   | See Figure 44 | 85°  |  |         |
|                | Cumply simple solection setion            | f = 1 kHz,              | See Figure 37                |               | 70   |  | чD      |
|                | Supply ripple rejection ratio             | f = 20 - 20  kHz,       | See Figure 37                |               | 55   |  | dB      |
|                | Mute attenuation                          |                         |                              |               | 85   |  | dB      |
|                | Channel-to-channel output separation      | f = 1 kHz,              | See Figure 40                |               | 85   |  | dB      |
|                | Line/HP input separation                  |                         |                              |               | 100  |  | dB      |
|                | BTL attenuation in SE mode                |                         |                              |               | 100  |  | dB      |
| Z <sub>I</sub> | Input impedance                           |                         |                              |               | 2    |  | MΩ      |
|                | Signal-to-noise ratio                     | $P_0 = 500 \text{ mW},$ | BTL                          |               | 95   |  | dB      |
| ٧n             | Output noise voltage                      | See Figure 37           |                              |               | 21   |  | μV(rms) |

NOTE 2: Output power is measured at the output terminals of the IC at 1 kHz.



#### **APPLICATION INFORMATION**

For example, if the 5-V supply is replaced with a 3.3-V supply (TPA0202 has a maximum recommended  $V_{DD}$  of 5.5 V) in the calculations of Table 1, then efficiency at 0.5 W would rise from 44% to 67% and internal power dissipation would fall from 0.62 W to 0.25 W at 5 V. Then for a stereo 0.5-W system from a 3.3-V supply, the maximum draw would only be 1.5 W as compared to 2.24 W from 5 V. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application.

#### selection of components

Figure 62 and Figure 63 are a schematic diagrams of a typical notebook computer application circuits.



NOTE A: A 0.1 μF ceramic capacitor should be placed as close as possible to the IC. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10 μF or greater should be placed near the audio power amplifier.

Figure 62. TPA0202 Minimum Configuration Application Circuit

### **APPLICATION INFORMATION**



NOTES: A. This connection is for ultra-low current in shutdown mode.

B. A 0.1  $\mu$ F ceramic capacitor should be placed as close as possible to the IC. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater should be placed near the audio power amplifier.

Figure 63. TPA0202 Full Configuration Application Circuit

