SLOS210A - JUNE 1998 - REVISED MARCH 2000



Surface-Mount Packaging

• Pin Compatible With TPA302

## description

The TPA152 is a stereo audio power amplifier capable of less than 0.1% THD+N at 1 kHz when delivering 75 mW per channel into a  $32-\Omega$  load. THD+N is less than 0.2% across the audio band of 20 to 20 kHz. For 10 k $\Omega$  loads, the THD+N performance is better than 0.005% at 1 kHz, and less than 0.01% across the audio band of 20 to 20 kHz.

The TPA152 is ideal for use as an output buffer for the audio CODEC in PC systems. It is also excellent for use where a high-performance head phone/line-out amplifier is needed. Depop circuitry is integrated to reduce transients during power up, power down, and mute mode.

Amplifier gain is externally configured by means of two resistors per input channel and does not require external compensation for settings of 1 to 10. The TPA152 is packaged in the 8-pin SOIC (D) package that reduces board space and facilitates automated assembly.

## typical application circuit



SLOS210A – JUNE 1998 – REVISED MARCH 2000

#### **AVAILABLE OPTIONS**

| т.            | PACKAGED DEVICE      |
|---------------|----------------------|
| 'A            | SMALL OUTLINE        |
| -40°C to 85°C | TPA152D <sup>†</sup> |

<sup>†</sup> The D packages are available taped and reeled. To order a taped and reeled part, add the suffix R (e.g., TPA152DR)

## **Terminal Functions**

| TERMIN           | IAL | 1/0 | DESCRIPTION                                                                                                                                       |  |  |
|------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | NO. | 1/0 | DESCRIPTION                                                                                                                                       |  |  |
| BYPASS           | 3   |     | BYPASS is the tap to the voltage divider for internal mid-supply bias. This terminal should be connected to a $0.1-\mu F$ to $1-\mu F$ capacitor. |  |  |
| GND              | 7   |     | GND is the ground connection.                                                                                                                     |  |  |
| IN1-             | 8   | I   | IN1- is the inverting input for channel 1.                                                                                                        |  |  |
| IN2-             | 4   | I   | N2- is the inverting input for channel 2.                                                                                                         |  |  |
| MUTE             | 2   | I   | A logic high puts the device into MUTE mode.                                                                                                      |  |  |
| $V_{DD}$         | 6   | I   | DD is the supply voltage terminal.                                                                                                                |  |  |
| V <sub>O</sub> 1 | 1   | 0   | V <sub>O</sub> 1 is the audio output for channel 1.                                                                                               |  |  |
| V <sub>O</sub> 2 | 5   | 0   | V <sub>O</sub> 2 is the audio output for channel 1.                                                                                               |  |  |



SLOS210A - JUNE 1998 - REVISED MARCH 2000

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage, V <sub>DD</sub>                           | 6 V                                               |
|-----------------------------------------------------------|---------------------------------------------------|
| Input voltage, V <sub>I</sub>                             |                                                   |
| Continuous total power dissipation                        | internally limited (See Dissipation Rating Table) |
| Operating junction temperature range, T <sub>J</sub>      | –40°C to 150° C                                   |
| Operating case temperature range, T <sub>C</sub>          |                                                   |
| Storage temperature range, T <sub>stg</sub>               | –65°C to 150°C                                    |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seco | onds 260°C                                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \leq 25^{\circ} \mbox{C}$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------------------------|-----------------|-----------------------|-----------------------|
| D       | 724 mW                                  | 5.8 mW/°C       | 464 mW                | 376 mW                |

## recommended operating conditions

|                                                | MIN | MAX | UNIT |
|------------------------------------------------|-----|-----|------|
| Supply voltage, V <sub>DD</sub>                | 4.5 | 5.5 | V    |
| Operating free-air temperature, T <sub>A</sub> | -40 | 85  | °C   |

## dc electrical characteristics at $T_A = 25$ °C, $V_{DD} = 5$ V

|                 | PARAMETER                     | TEST CONDITIONS                  | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------|----------------------------------|-----|-----|-----|------|
| V00             | Output offset voltage         |                                  |     |     | 10  | mV   |
|                 | Supply ripple rejection ratio | V <sub>DD</sub> = 4.9 V to 5.1 V |     | 81  |     | dB   |
| I <sub>DD</sub> | Supply current                | See Figure 13                    |     | 5.5 | 14  | mA   |
| IDD(MUTE)       | Supply current in MUTE        |                                  |     | 5.5 | 14  | mA   |
| Z <sub>I</sub>  | Input impedance               |                                  |     | >1  |     | ΜΩ   |

## ac operating characteristics $V_{DD}$ = 5 V, $T_A$ = 25°C, $R_L$ = 32 $\Omega$ (unless otherwise noted)

|       | PARAMETER                            | TEST CONDITIONS                         |                   |               | MIN | TYP  | MAX | UNIT    |
|-------|--------------------------------------|-----------------------------------------|-------------------|---------------|-----|------|-----|---------|
| PO    | Output power (each channel)          | THD ≤ 0.03%,                            | Gain = 1,         | See Figure 1  |     | 75†  |     | mW      |
| THD+N | Total harmonic distortion plus noise | P <sub>O</sub> = 75 mW,<br>See Figure 2 | 20 Hz–20 kHz      | z, Gain = 1,  |     | 0.2% |     |         |
| ВОМ   | Maximum output power bandwidth       | A <sub>V</sub> = 5,                     | THD <0.6%,        | See Figure 2  |     | >20  |     | kHz     |
|       | Phase margin                         | Open loop,                              | See Figure 16     | i             |     | 80°  |     |         |
|       | Supply ripple rejection ratio        | 1 kHz,                                  | $C_B = 1 \mu F$ , | See Figure 12 |     | 65   |     | dB      |
|       | Mute attenuation                     | See Figure 15                           |                   |               |     | 110  |     | dB      |
|       | Ch/Ch output separation              | See Figure 13                           |                   |               |     | 102  |     | dB      |
|       | Signal-to-Noise ratio                | $V_O = 1 V_{(rms)}$                     | Gain = 1          | See Figure 11 |     | 104  |     | dB      |
| ٧n    | Noise output voltage                 | See Figure 10                           |                   |               |     | 6    |     | μV(rms) |

<sup>†</sup> Measured at 1 kHz.

NOTES: 1. The dc output voltage is approximately  $V_{DD}/2$ .

2. Output power is measured at the output pins of the IC at 1 kHz.



## TPA152 75-mW STEREO AUDIO POWER AMPLIFIER

SLOS210A – JUNE 1998 – REVISED MARCH 2000

# ac operating characteristics $\rm V_{DD}$ = 5 V, $\rm T_A$ = 25°C, $\rm R_L$ = 10 $\rm k\Omega$

|        | PARAMETER                            | TEST CONDITIONS                                         |                   |               | MIN | TYP    | MAX | UNIT    |
|--------|--------------------------------------|---------------------------------------------------------|-------------------|---------------|-----|--------|-----|---------|
| THD+N  | Total harmonic distortion plus noise | V <sub>I</sub> = 1 V <sub>(rms)</sub> ,<br>See Figure 6 | 20 Hz–20 kHz      | , Gain = 1,   |     | 0.005% |     |         |
| I HD+N |                                      | VO(PP) = 4 V,<br>See Figure 8                           | 20 Hz–20 kHz      | , Gain = 1,   |     | 0.005% |     |         |
| Вом    | Maximum output power bandwidth       | G = 5,                                                  | THD <0.02%,       | See Figure 6  |     | >20    |     | kHz     |
|        | Phase margin                         | Open loop,                                              | See Figure 16     | i             |     | 80°    |     |         |
| ksvr   | Supply voltage rejection ratio       | 1 kHz,                                                  | $C_B = 1 \mu F$ , | See Figure 12 |     | 65     |     | dB      |
|        | Mute attenuation                     | See Figure 15                                           |                   |               |     | 110    |     | dB      |
|        | Ch/Ch output separation              | See Figure 13                                           |                   |               |     | 102    |     | dB      |
|        | Signal-to-Noise ratio                | $V_O = 1 V_{(rms)}$                                     | Gain = 1,         | See Figure 11 |     | 104    |     | dB      |
| Vn     | Noise output voltage                 | See Figure 10                                           |                   |               |     | 6      |     | μV(rms) |

<sup>†</sup> Measured at 1 kHz.

## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                 |                                      |                    | FIGURE        |
|-----------------|--------------------------------------|--------------------|---------------|
| THD+N           | Total harmonic distortion plus noise | vs Output power    | 1, 4          |
| THD+N           | Total harmonic distortion plus noise | vs Frequency       | 2, 3, 6, 8, 9 |
| THD+N           | Total harmonic distortion plus noise | vs Output voltage  | 5, 7          |
| Vn              | Output noise voltage                 | vs Frequency       | 10            |
| SNR             | Signal-to-noise ratio                | vs Gain            | 11            |
|                 | Supply ripple rejection ratio        | vs Frequency       | 12            |
|                 | Crosstalk                            | vs Frequency       | 13, 14        |
|                 | Mute Attenuation                     | vs Frequency       | 15            |
|                 | Open-loop gain and phase             | vs Frequency       | 16, 17        |
|                 | Closed-loop gain and phase           | vs Frequency       | 18            |
| I <sub>DD</sub> | Supply current                       | vs Supply voltage  | 19            |
| PO              | Output power                         | vs Load resistance | 20            |
| $P_{D}$         | Power dissipation                    | vs Output power    | 21            |

#### **TYPICAL CHARACTERISTICS**



## **APPLICATION INFORMATION**

## selection of components

Figure 22 is a schematic diagram of a typical application circuit.



<sup>&</sup>lt;sup>†</sup>These resistors are optional. Adding these resistors improves the depop performance of the TPA152.

Figure 22. TPA152 Typical Application Circuit

