

## RAIL TO RAIL INPUT/OUTPUT 1W AUDIO POWER AMPLIFIER WITH STANDBY MODE

- OPERATING FROM V<sub>cc</sub> = 2.2V to 5.5V
- RAIL TO RAIL INPUT/OUTPUT
- 1W OUTPUT POWER @ Vcc=5V, THD=1%, f=1kHz, with 8Ω Load
- ULTRA LOW CONSUMPTION IN STANDBY MODE (10nA)
- 75dB PSRR @ 217Hz @ 5 & 2.6V
- ULTRA LOW POP & CLICK
- ULTRA LOW DISTORTION (0.05%)
- UNITY GAIN STABLE
- 8 X170µm BUMPS FLIP CHIP PACKAGE

#### **DESCRIPTION**

The TS4872 is an Audio Power Amplifier capable of delivering 1W of continuous RMS Ouput Power into  $8\Omega$  load @ 5V.

This Audio Amplifier is exhibiting 0.1% distortion level (THD) from a 5V supply for a Pout = 250mW RMS. An external standby mode control reduces the supply current to less than 10nA. An internal shutdown protection is provided.

The TS4872 has been designed for high quality audio applications such as mobile phones and to minimize the number of external components.

The unity-gain stable amplifier can be configured by external gain setting resistors.

#### **APPLICATIONS**

- Mobile Phones (Cellular / Cordless)
- PDAs
- Laptop/Notebook computers
- Portable Audio Devices

#### **ORDER CODE**

| Part      | Temperature | Package | Marking  |
|-----------|-------------|---------|----------|
| Number    | Range       | J       | Wai King |
| TS4872IJT | -40, +85°C  | •       | YW4872   |

J = Flip Chip Package - only available in Tape & Reel (JT)

#### **PIN CONNECTIONS** (Top View)



November 2001 1/29

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol            | Parameter                                           | Value                              | Unit |
|-------------------|-----------------------------------------------------|------------------------------------|------|
| V <sub>CC</sub>   | Supply voltage 1)                                   | 6                                  | V    |
| V <sub>i</sub>    | Input Voltage <sup>2)</sup>                         | G <sub>ND</sub> to V <sub>CC</sub> | V    |
| T <sub>oper</sub> | Operating Free Air Temperature Range                | -40 to + 85                        | °C   |
| T <sub>stg</sub>  | Storage Temperature                                 | -65 to +150                        | °C   |
| T <sub>j</sub>    | Maximum Junction Temperature                        | 150                                | °C   |
| R <sub>thja</sub> | Flip Chip Thermal Resistance Junction to Ambient 3) | 165                                | °C/W |
| Pd                | Power Dissipation                                   | Internally Limited                 |      |
| ESD               | Human Body Model                                    | 2                                  | kV   |
| ESD               | Machine Model                                       | 200                                | V    |
| Latch-up          | Latch-up Immunity                                   | Class A                            |      |
|                   | Lead Temperature (soldering, 10sec)                 | 260                                | °C   |

- All voltages values are measured with respect to the ground pin.
   The magnitude of input signal must never exceed V<sub>CC</sub> + 0.3V / G<sub>ND</sub> 0.3V
   Device is protected in case of over temperature by a thermal shutdown active @ 150°C

#### **OPERATING CONDITIONS**

| Symbol            | Parameter                                                                              | Value                                                                | Unit |
|-------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|
| V <sub>CC</sub>   | Supply Voltage                                                                         | 2.2 to 5.5                                                           | V    |
| V <sub>ICM</sub>  | Common Mode Input Voltage Range V <sub>CC</sub> from 2.6V to 5V V <sub>CC</sub> < 2.6V | G <sub>ND</sub> to V <sub>CC</sub><br>V <sub>CC</sub> / 2            |      |
| V <sub>STB</sub>  | Standby Voltage Input : Device ON Device OFF                                           | $G_{ND} \le V_{STB} \le 0.5V$ $V_{CC} - 0.5V \le V_{STB} \le V_{CC}$ | V    |
| RL                | Load Resistor                                                                          | 4 - 32                                                               | Ω    |
| R <sub>thja</sub> | Flip Chip Thermal Resistance Junction to Ambient 1)                                    | 95                                                                   | °C/W |

<sup>1.</sup> With Heat Sink Surface = 125mm<sup>2</sup>

#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = +5V, GND = 0V,  $T_{amb}$  = 25°C (unless otherwise specified)

| Symbol               | Parameter                                                                                                     | Min. | Тур. | Max. | Unit    |
|----------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|---------|
| I <sub>cc</sub>      | Supply Current<br>No input signal, no load                                                                    |      | 6    | 8    | mA      |
| I <sub>STANDBY</sub> | Standby Current $^{1)}$<br>No input signal, Vstdby = Vcc, RL = $8\Omega$                                      |      | 10   | 1000 | nA      |
| Voo                  | Output Offset Voltage No input signal, RL = $8\Omega$                                                         |      | 5    | 20   | mV      |
| Ро                   | Output Power THD = 1% Max, f = 1kHz, RL = $8\Omega$                                                           |      | 1    |      | W       |
| THD + N              | Total Harmonic Distortion + Noise<br>Po = 250mW rms, $Gv = 2$ , $20Hz < f < 20kHz$ , $RL = 8\Omega$           |      | 0.1  |      | %       |
| PSRR                 | Power Supply Rejection Ratio $^{2)}$ f = 217Hz, RL = $8\Omega$ , RFeed = $22K\Omega$ , Vripple = $200$ mV rms |      | 75   |      | dB      |
| $\Phi_{M}$           | Phase Margin at Unity Gain $R_L = 8\Omega$ , $C_L = 500pF$                                                    |      | 70   |      | Degrees |
| GM                   | Gain Margin $R_L = 8\Omega$ , $C_L = 500 pF$                                                                  |      | 20   |      | dB      |
| GBP                  | Gain Bandwidth Product $R_L = 8\Omega$                                                                        |      | 2    |      | MHz     |

<sup>1.</sup> Standby mode is actived when Vstdby is tied to Vcc

 $V_{CC}$  = +3.3V, GND = 0V,  $T_{amb}$  = 25°C (unless otherwise specified)  $^{3)}$ 

| Symbol               | Parameter                                                                                                     | Min. | Тур. | Max. | Unit    |
|----------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|---------|
| I <sub>cc</sub>      | Supply Current<br>No input signal, no load                                                                    |      | 5.5  | 8    | mA      |
| I <sub>STANDBY</sub> | Standby Current $^{1)}$<br>No input signal, Vstdby = Vcc, RL = $8\Omega$                                      |      | 10   | 1000 | nA      |
| Voo                  | Output Offset Voltage No input signal, RL = $8\Omega$                                                         |      | 5    | 20   | mV      |
| Po                   | Output Power THD = 1% Max, f = 1kHz, RL = $8\Omega$                                                           |      | 450  |      | mW      |
| THD + N              | Total Harmonic Distortion + Noise<br>Po = 250mW rms, Gv = 2, 20Hz < f < 20kHz, RL = 8Ω                        |      | 0.1  |      | %       |
| PSRR                 | Power Supply Rejection Ratio $^{2)}$ f = 217Hz, RL = $8\Omega$ , RFeed = $22K\Omega$ , Vripple = $100$ mV rms |      | 68   |      | dB      |
| $\Phi_{M}$           | Phase Margin at Unity Gain $R_L = 8\Omega$ , $C_L = 500pF$                                                    |      | 70   |      | Degrees |
| GM                   | Gain Margin $R_L = 8Ω$ , $C_L = 500pF$                                                                        |      | 20   |      | dB      |
| GBP                  | Gain Bandwidth Product $R_L = 8\Omega$                                                                        |      | 2    |      | MHz     |

Standby mode is actived when Vstdby is tied to Vcc

<sup>3</sup> All electrical values are made by correlation between 2.6v and 5v measurements



<sup>2.</sup> Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the surimposed sinus signal to Vcc @ f = 217Hz

<sup>2.</sup> Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the surimposed sinus signal to Vcc @ f = 217Hz

#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = **2.6V**, GND = **0V**,  $T_{amb}$  = 25°C (unless otherwise specified)

| Symbol               | Parameter                                                                                                     | Min. | Тур. | Max. | Unit    |
|----------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|---------|
| I <sub>cc</sub>      | Supply Current<br>No input signal, no load                                                                    |      | 5.5  | 8    | mA      |
| I <sub>STANDBY</sub> | Standby Current $^{1)}$<br>No input signal, Vstdby = Vcc, RL = $8\Omega$                                      |      | 10   | 1000 | nA      |
| Voo                  | Output Offset Voltage No input signal, $RL = 8\Omega$                                                         |      | 5    | 20   | mV      |
| Po                   | Output Power THD = 1% Max, f = 1kHz, RL = $8\Omega$                                                           |      | 260  |      | mW      |
| THD + N              | Total Harmonic Distortion + Noise<br>Po = 200mW rms, Gv = 2, 20Hz < f < 20kHz, RL = 8Ω                        |      | 0.1  |      | %       |
| PSRR                 | Power Supply Rejection Ratio $^{2)}$ f = 217Hz, RL = $8\Omega$ , RFeed = $22K\Omega$ , Vripple = $200$ mV rms |      | 75   |      | dB      |
| $\Phi_{M}$           | Phase Margin at Unity Gain $R_L = 8\Omega$ , $C_L = 500pF$                                                    |      | 70   |      | Degrees |
| GM                   | Gain Margin $R_L = 8Ω$ , $C_L = 500pF$                                                                        |      | 20   |      | dB      |
| GBP                  | Gain Bandwidth Product $R_L = 8\Omega$                                                                        |      | 2    |      | MHz     |

<sup>1.</sup> Standby mode is actived when Vstdby is tied to Vcc

#### $V_{CC}$ = **2.2V**, GND = **0V**, $T_{amb}$ = 25°C (unless otherwise specified)

| Symbol               | Parameter                                                                                                           | Min. | Тур. | Max. | Unit    |
|----------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|---------|
| I <sub>cc</sub>      | Supply Current<br>No input signal, no load                                                                          |      | 4.5  |      | mA      |
| I <sub>STANDBY</sub> | Standby Current $^{1)}$<br>No input signal, Vstdby = Vcc, RL = $8\Omega$                                            |      | 10   |      | nA      |
| Voo                  | Output Offset Voltage No input signal, $RL = 8\Omega$                                                               |      | 2    |      | mV      |
| Ро                   | Output Power THD = 1% Max, f = 1kHz, RL = $8\Omega$                                                                 |      | 180  |      | mW      |
| THD + N              | Total Harmonic Distortion + Noise<br>Po = 200mW rms, Gv = 2, 20Hz < f < 20kHz, RL = 8Ω                              |      | 0.1  |      | %       |
| PSRR                 | Power Supply Rejection Ratio <sup>2)</sup> $f = 217Hz$ , RL = $8\Omega$ , RFeed = $22K\Omega$ , Vripple = $100mVpp$ |      | 75   |      | dB      |
| $\Phi_{M}$           | Phase Margin at Unity Gain $R_L = 8\Omega$ , $C_L = 500pF$                                                          |      | 70   |      | Degrees |
| GM                   | Gain Margin $R_L = 8\Omega$ , $C_L = 500pF$                                                                         |      | 20   |      | dB      |
| GBP                  | Gain Bandwidth Product $R_L = 8\Omega$                                                                              |      | 2    |      | MHz     |

<sup>1.</sup> Standby mode is actived when Vstdby is tied to Vcc

*5*77

<sup>2.</sup> Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the surimposed sinus signal to Vcc @ f = 217Hz

 $<sup>2. \ \ \, \</sup>text{Dynamic measurements - 20*log(rms(Vout)/rms(Vripple))}. \ \, \text{Vripple is the surimposed sinus signal to Vcc} \ @ \ f = 217Hz$ 

| Components | Functional Description                                                                                                                                                                     |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rin        | Inverting input resistor which sets the closed loop gain in conjunction with Rfeed. This resistor also forms a high pass filter with Cin (fc = $1 / (2 \times Pi \times Rin \times Cin)$ ) |
| Cin        | Input coupling capacitor which blocks the DC voltage at the amplifier input terminal                                                                                                       |
| Rfeed      | Feed back resistor which sets the closed loop gain in conjunction with Rin                                                                                                                 |
| Cs         | Supply Bypass capacitor which provides power supply filtering                                                                                                                              |
| Cb         | Bypass pin capacitor which provides half supply filtering                                                                                                                                  |
| Cfeed      | Low pass filter capacitor allowing to cut the high frequency (low pass filter cut-off frequency 1 / (2 x Pi x Rfeed x Cfeed))                                                              |
| Rstb       | Pull-up resistor which fixes the right supply level on the standby pin                                                                                                                     |
| Gv         | Closed loop gain in BTL configuration = 2 x (Rfeed / Rin)                                                                                                                                  |

#### **REMARKS**

- **1.** All measurements, except PSRR measurements, are made with a supply bypass capacitor  $Cs = 100 \mu F$ .
- **2.** External resistors are not needed for having better stability when supply @ Vcc down to 3V. By the way, the quiescent current remains the same.
- 3. The standby response time is about  $1\mu s$ .

#### **APPLICATION INFORMATION**

Fig. 80: Demoboard Schematic



Fig. 81 : Flip Chip Demoboard Components Side



Fig. 82 : Flip Chip Demoboard Top Layer



20/29

Fig. 83: Flip Chip Demoboard Bottom Layer



#### **■** BTL Configuration Principle

The TS4872 is a monolithic power amplifier with a BTL output type. BTL (Bridge Tied Load) means that each end of the load is connected to two single ended output amplifiers. Thus, we have:

Single ended output 1 = Vout1 = Vout (V) Single ended output 2 = Vout2 = -Vout (V)

And Vout1 - Vout2 = 2Vout (V)

The output power is:

$$Pout = \frac{(2 \text{ Vout}_{RMS})^2}{R_I} (W)$$

For the same power supply voltage, the output power in BTL configuration is four times higher than the output power in single ended configuration.

### ■ Gain In Typical Application Schematic (cf. page 1)

In flat region (no effect of Cin), the output voltage of the first stage is :

$$Vout1 = -Vin \frac{Rfeed}{Rin} (V)$$

For the second stage: Vout2 = -Vout1 (V)

The differential output voltage is

$$Vout2-Vout1=2Vin\frac{Rfeed}{Rin}(V)$$

The differential gain named gain (Gv) for more convenient usage is:

$$Gv = \frac{Vout2 - Vout1}{Vin} = 2\frac{Rfeed}{Rin}$$

Remark: Vout2 is in phase with Vin and Vout1 is 180 phased with Vin. It means that the positive terminal of the loudspeaker should be connected to Vout2 and the negative to Vout1.

#### ■ Low and high frequency response

In low frequency region, the effect of Cin starts. Cin with Rin forms a high pass filter with a -3dB cut off frequency .

$$F_{CL} = \frac{1}{2\pi \operatorname{Rin} \operatorname{Cin}} \quad (Hz)$$

In high frequency region, you can limit the bandwidth by adding a capacitor (Cfeed) in parallel on Rfeed. Its form a low pass filter with a -3dB cut off frequency .

$$F_{CH} = \frac{1}{2\pi R \text{feed Cfeed}}$$
 (Hz)

#### ■ Power dissipation and efficiency

Hypothesis:

- Voltage and current in the load are sinusoidal (Vout and lout)
- Supply voltage is a pure DC source (Vcc)

Regarding the load we have :

$$V_{OLIT} = V_{PFAK} \sin \omega t (V)$$

and

$$I_{OUT} = \frac{V_{OUT}}{R_I} (A)$$

and

$$P_{OUT} = \frac{V_{PEAK}^2}{2R_I} (W)$$

Then, the average current delivered by the supply voltage is

$$Icc_{AVG} = 2 \frac{V_{PEAK}}{\pi R_{L}} (A)$$

The power delivered by the supply voltage is Psupply = Vcc Icc<sub>AVG</sub> (W)

#### TAPE & REEL SPECIFICATION ( top view )



28/29

#### PIN OUT (top view)

# 7 6 5 (Vin Vcc TDB) (Vout) (Vout) (Vout) (Vout) (Vin GND EVPAS):

■ Balls are underneath

#### MARKING (top view)



Y: Year

W: Week with two digits
Example: 1254872

#### **PACKAGE MECHANICAL DATA**

FLIP CHIP - 8 BUMPS



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infring ement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

© The ST logo is a registered trademark of STMicroelectronics

© 2001 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States © http://www.st.com

