

# DRIVE SDK Supercharges AV Development

One architecture
DRIVE OS & DriveWorks
DRIVE AGX Orin



# DriveWorks — Comprehensive Middleware Solution



#### **AV Workload**

#### Complex (heterogenous) compute graph



#### **AV Workload**

#### Each of these again a compute graph





#### **AV Workload**

In real-time...



## Scheduling Problem

How to map...

- Constraints:
  - Latency / Worst-Case Response Time
  - Throughput / TOPS
  - Determinism
- Safety Considerations:
  - Program Flow-Monitoring
  - System Verification
  - ISO26262: "Manage / Restrict" use of interrupts, shared resources, concurrency, ...





# Traditional Scheduling View

Event-driven system





# System-Level Scheduling Problem

How to guarantee determinism across many schedulers?





# Introducing NVIDIA System Task Manager

Solution as part of NVIDIA DriveWorks

- User-Space
- Non-Preemptive
- Static Ordering
- Deterministic Performance
- Multi-Process
- Supports Heterogeneous Platforms



# NVIDIA System Task Manager

#### Framework







# Generating Static Schedules

STM Compiler





# **Executing Static Schedules**

STM Runtime









# **Analyzing Execution Metrics**

STM Analytics





# Generating Static Schedules

STM Compiler





# Schedule Compilation

Converting requirements into static, recurring schedule



# Scheduling Primitives

- Runnable
- HyperEpoch
- Epoch
- Client
- WCET
- Dependency
- Resource
- Refer <u>Documentation</u> for details



Boundaries in NVIDIA DRIVE Scheduler



#### Tutorial

Simple GPU application with pre and post processing on CPU





#### Questions

- How many runnables?
- How many hyperepochs?
- How many epochs?
- How many clients?
- What are the wcets for each runnable?
- What are the dependencies between the runnables?



#### Graph Specifications, Global Resources and HyperEpochs

cpu\_gpu\_single\_process.yml

```
---
                       # Version number of this input yaml format
Version: 3.0.0
cpu_gpu_single_process: # Name of the DAG
                       # Unique identifier of this schedule. Used when there are multiple schedules
 Identifier: 101
                       # Global resources available in the system
  Resources:
                       # We define single CPU
   CPU: [CPU0]
                       # We define single GPU
   GPU: [iGPU]
                      # Hyperepoch definitions
 Hyperepochs:
  hyperepoch0:
                      # We define single hyperepoch
     Period: 100ms
                       # The period for this hyperepoch is 100ms
                       # Epoch definitions
     Epochs:
                       # We define single epoch
      - epoch0:
```



#### Clients — Runnables

cpu\_gpu\_single\_process.yml

```
Clients:
                                            # Client definitions
                                            # We define single client "GpuX"
GpuX:
                                            # Resource definitions for this client
   Resources:
                                            # Cuda Streams used by "GpuX"
     CUDA_STREAM:
                                            # We define single cuda stream and map it to "iGPU"

    CUDA_STREAMX: iGPU

                                            # Epochs definitions for "GpuX"
    Epochs:
    hyperepoch0.epoch0:
                                            # Epoch 0 definition for "GpuX"
                                            # Runnables present in "GpuX"
        Runnables:
                                            # We define a pre-process runnable "submit"
        - submit:
                                           # We define a wcet of 10 ms for "submit"
            WCET: 10ms
           Dependencies: []
                                           # "submit" does not depend on any other runnable
                                           # "submit" submits another runnable "kernel"
            Submits: GpuX.kernel
           Resources: [CPU0, CUDA_STREAM] # "submit" uses resources "CPU0" and "CUDA_STREAM"
        - kernel:
                                           # We define the GPU runnable "kernel"
           WCET: 10ms
                                           # We define a wcet of 10 ms for "kernel"
           Dependencies: []
                                            # "kernel" does not depend on any other runnable
                                           # "kernel" implicitly depends on "submit"
           Resources: [iGPU]
                                            # "kernel" requires "iGPU" to run
                                            # we define another runnable "post_process"
        - post_process:
                                            # we define a wcet of 10 ms for "post_process"
            WCET: 10ms
           Dependencies: [GpuX.kernel]
                                           # "post_process" depends on "GpuX.kernel"
           Resources: [CPU0]
                                            # "post_process" requires "CPU0" to run
```



## STM Compiler Usage





□ × [mosh] alb\_d@X299-A: ~ alb\_d@X299-A:\$ "X299-A" 14:23 24-Jul-23 [webinar] 0:bash\*



# **Executing Static Schedules**

STM Runtime









#### Runtime APIs

Init and deinit

```
void stmClientInit(const char* clientName); -
```

- First call
- Initializes STM state
- Blocks for communication with stm\_master

```
void stmClientExit(void); -
```

- Cleans up STM state
- Last call

```
int main(int argc, const char** argv)
    (void)argc;
    (void)argv;
   cudaError_t cuddaErr = cudaStreamCreateWithFlags(&m_stream,
   cudaStreamNonBlocking); assert(cudaErr == cudaSuccess);
   // Init
   stmClientInit("GpuX");
   // Register runnables
   stmRegisterCudaSubmitter(submit, "submit", NULL);
   stmRegisterCpuRunnable(post_process, "post_process", NULL);
   // Register resources
   stmRegisterCudaResource("CUDA_STREAMX", m_stream);
   // Execute
   stmErrorCode_t stmErr = stmEnterScheduler();
   assert(stmErr == STM_SUCCESS);
   // Cleanup
   stmClientExit();
```



#### Runtime APIs

#### Registration

```
stmErrorCode_t stmRegisterCpuRunnable (stmRunnable_t
func, const char* const runnableId, void* userdata);
stmErrorCode_t
stmRegisterCudaSubmitter(stmCudaSubmitter_t func,
const char* const runnableId, void* userdata);
```

- Register function pointers and map them to string names
- Last param is arg to pass while invoking the function pointers
- Names must be same as in the yaml

```
stmErrorCode_t stmRegisterCudaResource(const char*
resourceName, cudaStream_t stream);
```

- Similarly, map created resources to string names
- Names must be same as in the yaml
- + Similar for many other engines!

```
(void)argc;
(void)argv;
cudaError_t cuddaErr = cudaStreamCreateWithFlags(&m_stream,
cudaStreamNonBlocking); assert(cudaErr == cudaSuccess);
// Init
stmClientInit("GpuX");
// Register runnables
stmRegisterCudaSubmitter(submit, "submit", NULL);
stmRegisterCpuRunnable(post_process, "post_process", NULL);
  Register resources
stmRegisterCudaResource("CUDA_STREAMX", m_stream);
// Execute
stmErrorCode_t stmErr = stmEnterScheduler();
assert(stmErr == STM_SUCCESS);
// Cleanup
stmClientExit();
```

int main(int argc, const char\*\* argv)



#### Runtime APIs

#### Execution

stmErrorCode\_t stmEnterScheduler(void); -

- Main function within which execution happens
- Blocking call
- To exit, either send SIGTERM to stm\_master, or an asynchronous call to stmExitScheduler() from within the same process, or specify max number of hyperepoch frames as param to stm\_master

```
int main(int argc, const char** argv)
    (void)argc;
    (void)argv;
   cudaError_t cuddaErr = cudaStreamCreateWithFlags(&m_stream,
   cudaStreamNonBlocking); assert(cudaErr == cudaSuccess);
   // Init
   stmClientInit("GpuX");
   // Register runnables
   stmRegisterCudaSubmitter(submit, "submit", NULL);
   stmRegisterCpuRunnable(post_process, "post_process", NULL);
   // Register resources
   stmRegisterCudaResource("CUDA_STREAMX", m_stream);
    // Execute
   stmErrorCode_t stmErr = stmEnterScheduler();
   assert(stmErr == STM_SUCCESS);
   // Cleanup
   stmClientExit();
```



#### Runtime Execution

Execution of the application







# **Analyzing Execution Metrics**

STM Analytics





## Analytics

- Post run info on how long each runnable and the entire frame took
- Helpful to get insight on what engines are being over / under budgeted and direct dev work to those
- Also provides info on overhead due to scheduling via STM when possible
- Necessary for getting accurate WCETs to provide as input to stmcompiler



## Analytics







x1@NV-3Q5KNN3:-\$

## Analytics Example





**Summary Information** 

Per-Runnable Information



#### Get Started with DRIVE SDK

Extensive documentation and training material available on NVIDIA Developer

#### **Learn More**

- Visit the <u>DRIVE training</u> page for webinars and other resources
- Check out information related to <u>DRIVE</u>
   Hyperion, <u>DRIVE AGX Orin</u> and <u>DRIVE SDK</u>

#### **Get Access**

- Join the <u>DRIVE AGX SDK Program</u> on NVIDIA Developer
- Read the docs for DRIVE OS and DriveWorks documentation
- <u>Download DRIVE OS</u> which includes DriveWorks, NvMedia, CUDA, cuDNN and TensorRT

#### **Contact Us**

 Contact your distributor or NVIDIA's <u>Automotive Team</u>



