### Código de implementación

Clase ALU4BITS

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
USE IEEE.std_logic_unsigned.ALL;
USE IEEE.std logic arith.ALL;
use work.PAQUETE_ALU.ALL;
entity ALU4BITS is
    GENERIC ( SIZE: INTEGER := 4);
    Port (A,B: in STD LOGIC VECTOR (SIZE-1 downto 0);
           ALUOP: IN std_logic_vector(3 DOWNTO 0);
           RES : inout STD_LOGIC_VECTOR (SIZE-1 downto 0);
           C,N,Z,OV : OUT std logic
end ALU4BITS;
architecture Behavioral of ALU4BITS is
SIGNAL CARRAY: std logic vector(SIZE DOWNTO 0);
begin
    CARRAY(0) <= ALUOP(2);</pre>
    CICLO: FOR I IN 0 TO SIZE-1 GENERATE
        ELEMENTO: ALU1BIT PORT MAP
                         \Rightarrow A(I),
                        \Rightarrow B(I),
                        => CARRAY(I),
                 AINVERT => ALUOP(3),
                 BINVERT => ALUOP(2),
                         => ALUOP(1 DOWNTO 0),
                 RES => RES(I),
COUT => CARRAY(I+1)
             );
    END GENERATE;
    -- signo y zero siempre
    N <= RES(SIZE-1);</pre>
    Z <= '1' when res=0 else '0';</pre>
    -- carry y overflow se calcular para operaciones aritmeticas
    C <= CARRAY(SIZE) when ALUOP="0011" OR ALUOP="0111" ELSE '0';</pre>
```

```
OV <= (CARRAY(SIZE) XOR CARRAY(SIZE-
1)) when ALUOP="0011" OR ALUOP="0111" ELSE '0';

-- OTRAS FORMAS DE CALCULAR Z
-- Z <= ZAUX;
-- Z <= not (RES(3) OR RES(2) OR RES(1) OR RES(0));
-- Z <= '1' when (res=(others => '0')) else '0';

end Behavioral;
```

#### **CLASE ALU1BIT**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity ALU1BIT is
    Port ( A,B,AINVERT,BINVERT, CIN : in STD_LOGIC;
           OP : in STD_LOGIC_VECTOR (1 downto 0);
           RES, COUT : out STD_LOGIC);
end ALU1BIT;
architecture Behavioral of ALU1BIT is
SIGNAL AUXA, AUXB, AUXAND, AUXOR, AUXXOR, AUXSUMA: std_logic;
begin
   AUXA <= A XOR AINVERT;
    AUXB <= B XOR BINVERT;
   AUXAND <= AUXA AND AUXB;
   AUXOR <= AUXA OR AUXB;
   AUXXOR <= AUXA XOR AUXB;
   AUXSUMA <= AUXA XOR AUXB XOR CIN;
   COUT <= (AUXA AND CIN) OR (AUXA AND AUXB) OR (AUXB AND CIN);
   RES <= AUXAND WHEN OP="00" ELSE
            AUXOR WHEN OP="01" ELSE
            AUXXOR WHEN OP="10" ELSE
            AUXSUMA;
end Behavioral;
```

#### PAQUETE PAQUETE\_ALU

# Diagrama RTL





### Código de Simulación

```
library IEEE;
use IEEE.Std logic 1164.all;
use IEEE.Numeric_Std.all;
entity ALU4BITS_tb is
end;
architecture bench of ALU4BITS_tb is
  component ALU4BITS
      GENERIC ( SIZE: INTEGER := 4);
      Port (A,B: in STD LOGIC VECTOR (SIZE-1 downto 0);
             ALUOP: IN std_logic_vector(3 DOWNTO 0);
             RES : inout STD_LOGIC_VECTOR (SIZE-1 downto 0);
             C,N,Z,OV : OUT std_logic
  end component;
  SIGNAL SIZE: INTEGER:=4;
  signal A,B: STD_LOGIC_VECTOR (SIZE-1 downto 0);
  signal ALUOP: std_logic_vector(3 DOWNTO 0);
  signal RES: STD_LOGIC_VECTOR (SIZE-1 downto 0);
  signal C,N,Z,OV: std_logic ;
begin
  -- Insert values for generic parameters !!
  uut: ALU4BITS generic map ( SIZE => SIZE)
                   port map ( A
                                   => A,
                                   => B,
                              ALUOP => ALUOP,
                              RES
                                   => RES,
                              С
                                   => C,
                              N
                                   => N,
                              Z
                                  => Z,
                              OV
                                   => OV );
  stimulus: process
  begin
    -- Put initialisation code here
    A <= "0101";
    B <= "1110";
```

```
ALUOP <= "0011";
WAIT for 20 ns;
-- Resta
ALUOP <= "0111";
WAIT for 20 ns;
ALUOP <= "0000";
WAIT for 20 ns;
-- NAND
ALUOP <= "1101";
WAIT for 20 ns;
ALUOP <= "0001";
WAIT for 20 ns;
-- NOR
ALUOP <= "1100";
WAIT for 20 ns;
ALUOP <= "0010";
WAIT for 20 ns;
-- XNOR
ALUOP <= "0110";
WAIT for 20 ns;
-- SUMA
A <= "0101";
B <= "0111";
ALUOP <= "0011";
WAIT for 20 ns;
-- RESTA
A <= "0101";
B <= "0101";
ALUOP <= "0111";
WAIT for 20 ns;
-- NAND(NOT)
```

```
ALUOP <= "1101";
   -- Put test bench stimulus code here
   wait;
   end process;
end;</pre>
```

## Simulación



## Resultados

| Operación | Α | В  | RES  | BANDERAS |   |   |   |
|-----------|---|----|------|----------|---|---|---|
|           |   |    |      | ov       | N | Z | С |
| Suma      | 5 | -2 | 0011 | 0        | 0 | 0 | 1 |
| Resta     | 5 | -2 | 0111 | 0        | 0 | 0 | 0 |
| AND       | 5 | -2 | 0100 | 0        | 0 | 0 | 0 |
| NAND      | 5 | -2 | 1011 | 0        | 1 | 0 | 0 |
| OR        | 5 | -2 | 1111 | 0        | 1 | 0 | 0 |
| NOR       | 5 | -2 | 0000 | 0        | 0 | 1 | 0 |
| XOR       | 5 | -2 | 1011 | 0        | 1 | 0 | 0 |
| XNOR      | 5 | -2 | 0100 | 0        | 0 | 0 | 0 |
| Suma      | 5 | 7  | 1100 | 1        | 1 | 0 | 0 |
| Resta     | 5 | 5  | 0000 | 0        | 0 | 1 | 1 |
| NAND(NOT) | 5 | 5  | 1010 | 0        | 1 | 0 | 0 |