

# Computer Architecture ----A Quantitative Approach

College of Computer Science & Technology
Jiang, Xiaohong
2021.fall





### Instructor & TA

- □Instructor: Jiang Xiaohong
  - ► Office : Room520, Bld. of CaoGuangBiao,
  - ➤ Mobile(short): 529114
  - Email: jiangxh@zju.edu.cn
  - Homepage:
    - http://mypage.zju.edu.cn/jiangxh

- □ Course Website:
  - > course.zju.edu.cn





### Why we learn Computer Architecture?

Hardware Course Series

并行处理 Parallel Processing 高级计算机体系结构 Advanced CA

分布式系统 Distributed System

存储技术基础 Storage Technology Fundations

接口设计 Interface Design 计算机体系结构 Computer Architecture 嵌入式系统 Embedded System 多核程序设计 Multicore Programming

计算机组成 Computer Organization

逻辑与计算机设计基础 Logic and Computer Design Fundamentals

电子线路 Electronic Circuits 模拟线路 Simulation Circuis





### Why we learn Computer Architecture?





# Different from Organization

- Part & Whole
- Bottom up & Top down
- How & Why







# Course Objectives

### ☐ The objective of this course

- > systemically learn the fundamental concepts and design approach es of computer architecture using <u>quantitative approaches</u> from <u>the view of the whole computer system.</u>
- Learn the ideas and approaches to improve the performance of computer system via exploring ILP, DLP, and TLP.
- ➤ Grasp the hardware <u>design tools and environment</u>, design and implement the hardware with Verilog language in vivado environment on FPGA board.





### **Textbook**

David A. Patterson, John L. Hennessy,

Computer ArchitectureA Quantitative Approach »

6th Edition. July, 2019. China Machine Press, ISBN: 978-7-111-63110-1







### John L. Hennessy (Stanford)



https://
engineering.stanford.edu/
people/john-hennessy

- Former President of Stanford University during 2000 2016 (17 billion)
- Current Alphabet Chairman
- "Godfather of Silicon Valley,"

- In 1981, Hennessy initiated a project at Stanford that focused on a simpler computer architecture known as RISC. During a sabbatical leave in 19 84-85 he cofounded MIPS Computer Systems, n ow known as MIPS Technologies, which specializes in the production of microprocessors SPAR C.
- ➤ Received <u>Eckert-Mauchly Award</u> in 2001
- ➤ Received <u>Turing Award</u> in 2017



### David A. Patterson ( UC Berkeley)

- ☐ UC Berkeley ( 1976 2016 )
- Currently Google TPU
- ☐ He led the design and implementation of RISC I (the foundation of the SPARC architecture )
- ☐ Inventor of RAID
- involved in the Network of Workstation s (NOW) project
- □ Research Accelerator for Multiple Processors (RAMP)
- Received ACM <u>Eckert-Mauchly Award</u> in ISCA 2008

  Received ACM <u>Eckert-Mauchly Award</u> in Isca 2008
- ☐ Received <u>Turing Award</u> in 2017







### Text book evolution

#### 1-3 edition

- MIPS
- ILP (Instruction Level Parallelism)

Cost / Performance

PC

#### 4-5th edtion

- MIPS / ARM
- ILP (Instruction Level Parallelism)

  DLP (Data Level Parallelism)

  TLP (Thread Level Parallelism)
- Cost / Performance dependability / power
- PC
   embedded system
   Server

#### 6th edtion

- RISC V
- ILP (Instruction Level Parallelism)

  DLP (Data Level Parallelism)

  TLP (Thread Level Parallelism)

  RLP (Request Level Parallelism)
- dependabilityCost /Performance/power
- PC

   Personal mobile device

Personal mobile device 1916

Warehouse-Scateguage University



### **Updated Course Contents**

备注

**MIPS** 

CPU

Pipeline

Improve

cache perf.

| 教材:    | 5th | <b>Edition</b> |
|--------|-----|----------------|
| 4义12]: | J   | Luition        |

Contents in 2020

Ch1 Fundamentals of computer design

AppA Instruction Set Principles

AppC Pipelining: Basic and **Intermediate Concepts** 

AppB Review of Memory Hierarchy

Ch2 Memory Hierarchy Design

AppD Storage Systems

Appl Basic concepts of Multiprocessor

教材:

6th Edition

| 10 Edition                                  |                                                                        |
|---------------------------------------------|------------------------------------------------------------------------|
| Contents in 2021                            | 备注                                                                     |
| Ch1 Fundamentals of computer design         | 1.1 ~ 1.13                                                             |
| Ch2 Memory Hierarchy<br>Design              | 2.1 ~ 2.9, app B3                                                      |
| Ch3 ILP and its expoloitation               | App C2-C6, 3.1 ~ 3.14 Branch prediction Dynamic scheduling Speculation |
| Ch4 DLP in Vector, SIMD, GPU                | 4.1~ 4.9<br>Vector. SIMD. GPU                                          |
| Ch5 Thread Level<br>Parallelism             | 5.1~ 5.11<br>Multiprocessor<br>Cache coherence<br>Synchronization      |
| Ch6 Warehouse-scale computer to explore RLP | 选讲                                                                     |

9/12/21

11



### 2018 interview





For pioneering a systematic, quantitative approach to the design and evaluation of computer architecture with enduring impact on the microprocessor industry.

"An indispensable guide for leaders at every level"
-Bill Gates

John L. Hennessy
LEADING
MATTERS

Lessons from My Journey

Foreword by
WALTER ISAACSON

This book is essential reading for those tasked with leading any complex enterprise in the academic, not-for-profit, or for-profit sector.

https://baijiahao.baidu.com/s?id=1607140815624945357&wfr=spider&for=pe



### How?

- Concepts, Ideas and Principles
- Quantitative approaches
- ☐ Hit the problem and right way to solve problem

□ As a man sows, so he shall reap.

一分耕耘一分收获





# **Grading Policy:**

- ► 16%: written homework
- ➤ 12%: pop quiz 2-3 times
- ➤ 32%: Lab assignments
- > 5-10%: Bonus
- ▶ lab grade = report (40%) + check(60%)

- ► 40%: Final exam
  - (close-book test with one A4 memo)
- Final grade = 40%(Final exam ) + 60% (other <=100)

60% ( <=60 )





# Homeworks (16%)

- ☐ Total 4-5 times, once per chapter
- □Submission deadline will be normally one week after assigned, and will be announced on **course website**
- □ For doing homework, discussion is greatly encouraged, but every student is required to **Do and Submit** the homework individually on time.
- □ Submission Naming rule
  - StID\_name\_hw1.doc





# Lab assignments

- ◆Lab1----Implement pipelined CPU with forwarding paths and prediction-not-taken supporting RISC V 32i instructions.
- ◆Lab2----Implement Interruption and Exception on CPU of Lab 1)
- ◆Lab3----Implement a 2-way associative cache
- ◆Lab4----Adding the cache into the pipelined CPU in Lab 2).
- ◆Lab5----Expend the pipelined CPU to support multi-cycle operations: integer multiplier, integer divider / remainder operation, issue in order and complete out of order, detecting pipeline hazard s (WAW, RAW)
- ◆Lab6----Implement the Dynamic Scheduling (Scoreboard or To masulo), implement a dynamic scheduling pipelined € ☐ ☐ ☐



# Labs (32%)

□Do the lab by group of 2 members and submit lab re port to website.

```
☐ Grading (report 40% + check 60%)/per lab
```

- Lab1 3 weeks, 6%
- Lab2 2 weeks, 4%
- Lab3 1 weeks, 3%
- Lab4 2 weeks, 4%
- Lab5 3 weeks, 7%
- Lab6 4 weeks, 8%





# Submission Policy:

- All the homeworks (individually) and lab reports (in group) are required to be submitted to the course website on time.
- □Submission deadline will be announced on course website.
- □All assignments in this course should be turned in by the specified due date. Late assignment is NO T accepted.





# **Honest Policy**

➤ Be HONEST in your work!

Found copy & be copied in the homework or lab report, you get ZERO for one submission and also get 10% off in the final grade!





Q&A



