#### YAGNA SRINIVASA HARSHA ANNADATA

Phn:+19452087629 Email:yxa210024@utdallas.edu Website:Yagna Annadata LinkedIn:yagna-srinivasa-harsha-annadata

#### **Education**

## University of Texas at Dallas, Texas

Aug 2022 - Dec 2024

MS-Thesis, Computer Engineering

GPA: 3.71/4

• Research: Tiny Machine Learning for Embedded systems, Computer Architecture, VLSI Design & Testing, Data structures.

### Jawaharlal Nehru Technological University, India

**Aug 2016 – Aug 2020** 

B.Tech, Electronics and Communication Engineering

**GPA: 3.5/4** 

#### **Technical Skills**

**Platforms/Tools**: GEM5, Cadence Virtuoso, Synopsys Design Compiler, Synopsys TetraMAX, Arduino IDE, MATLAB, Primetime, HSpice, PrimeLib, Selenium, Jenkins, Eclipse, JIRA, Confluence, Energia IDE, Google Colab, Code composer studio, Oscilloscopes, Logic and Protocol Analyzers, Cadence PCB editors, Allegro, Platform Validation, Debugging Tools, JTAG, WinDgb, Simics, HFPGA. **Languages**: Verilog, TCL Script, Java, C, Embedded C, Shell Script, Python.

## **Professional Experience**

## Intel Corporation, Oregon, USA

Silicon Integration and Validation Engineer Intern

Feb 2024 – Current

- Contributed to the bring-up and configuration of Platform for Type C USB and PCIe protocols, resolving issues across 80+ features while maintaining a 97% product quality rating. Utilized logic and protocol analyzers, PCB editors, WinDbg, JTAG, and other tools for failure analysis and corrective actions. Collaborated with global teams on pre- and post-silicon feature enablement, test case development, integration, validation, and BKC releases, regularly updated leadership.
- Led automation for Type C and PCIe domains with **Python, Intel frameworks, and hardware setups**, improving device coverage. Developing an AI model to predict failures in the automation cycle, enhancing early detection and reducing downtime.
- Conducting pre-silicon validation using **Simics and HFPGA**, developing and debugging test cases to identify and resolve issues.

# University of Texas at Dallas, Texas, USA

**Graduate Teaching Assistant** 

Aug 2023 – Jan 2024

• Supervised the CE6302 embedded systems lab, utilizing TI boards to teach **TinyML**, **energy-efficient models**, **and UART**, **SPI**, **I2C protocols**. Mentored 50+ students, achieving a 100% project completion rate.

## OpenText Corporation, Karnataka, India

Associate Software Engineer

May 2022 - Jul 2022

• Fixed OpenText Documentum D2 search issues, emphasizing query-based operations and **client machine content** transfer. Implemented a robust unit test suite, resulting in a 5% boost in overall product quality.

#### OpenText Corporation, Karnataka, India

Associate Quality Assurance Engineer

Aug 2020 - May 2022

 Performed comprehensive QA validation of Documentum D2 across Linux, macOS, and Windows platforms, leveraging Selenium and CI/CD pipelines. Achieved results with 95% regression test coverage and a positive performance report of 92% Research Projects

# Drone Applications in Agriculture with TinyML, UTD,

Jun 2023 – Dec 2023

• Published at the **2024 IEEE Dallas Circuits and Systems Conference**, Pioneering research in automating drone technology using TinyML for plant disease detection with **80% accuracy**. DOI: 10.1109/DCAS61159.2024.10539880

## **Academic Projects**

#### **CPU** performance evaluation

Tech: Python, GEM5

• Engaged in teamwork to derive a cost function with varied cache sizes and branch predictors for **x86 architecture** CPU performance, utilizing the **GEM5**, **Makefile**, **Python**, **and Linux**. Identified an optimum configuration with 10% reduction in cost.

#### **Standard Cell Library**

Tech: Verilog, Cadence Virtuoso, Synopsys Design Vision, Hspice, Prime Lib, Modelsim

• Designed and optimized standard cells in **Virtuoso** for **GF65nm** technology, including an Asynchronous Set and Reset D-FF with minimal diffusion breaks, performed simulations (**DRC/LVS/PEX/HSPICE**) with 95% accuracy, and characterized cell library.

#### **Automatic Scan Chain Insertion**

Tech: TCL script, Verilog, TetraMax, Xilinx Vivado

• Utilized Synopsys Design Vision for **DRC** and **SFF** insertion using a **TCL** script, while devising Verilog-based fault models to achieve 100% test coverage through **Automatic Test Pattern Generation(ATPG)** in **TetraMAX**.

#### Volunteering

**TinyML Workshop Supervisor in IEEE DCAS 2024**: Empowering students through hands-on TinyML workshops, focused on automating embedded systems for motion, audio, and image recognition, offering practical experience and real-world insights.

# Awards and Recognition

Awarded 4 **Intel** Above and Beyond awards for leading intern cohort sessions, power-on, and resolving configuration issues, in addition to 2 Results Driven awards and multiple leadership recognitions. Also earned 8 **OpenText** recognitions for strong performance.