# **Hash Table Accelerator**

Yaodong Sheng Lehigh University Bethlehem, PA, U.S.A yas616@lehigh.edu Zhankai Feng Lehigh University Bethlehem, PA, U.S.A zhf218@lehigh.edu Anlan Yu Lehigh University Bethlehem, PA, U.S.A any218@lehigh.edu 60

61

65 66

67

68

69

70

71

72

73

74

75

76

80

81

82

83

86

87

89

90

93

94

95

96

97

100

101

102

103

105

106

107

108

109

110

111

112

113

114

115

116

# **ABSTRACT**

10

11

12

13

15

16

17

18

19

20

21

22

23

24

25

27

28

29

30 31

32

33

34

35

36

37

38

39

40

41

42

43

44

45

46

47

48

49

50

51

52

55

56

57

58

Hash table is a widely used data structure in many applications. However, hash value lookup is a time consuming problem because of multiple-time key comparison and it cannot be avoided. In this case, following instructions dependent on this instruction will be delayed and the overall execution efficiency cannot be guaranteed. In this project, we design a hash lookaside buffer (HLB) for hash value lookup to increase the throughput as well as decrease the latency of operations on hash table. Used as a buffer dedicated for hash table, HLB can store 64KB key-value pairs by combining chaining and probing in hash table. For each hash lookup, 64 keys can be compared simultaneously, which will highly increase the execution time. If the entries in HLB are not enough, memory hash table is used as a supplement to HLB. Corresponding HLB replacement policy is designed for data exchange in HLB and memory. Instructions are designed for hash lookup and hash insert. Once implemented, the result of HLB will be compared with Google hash table benchmark. The implementation will be finished on x-86 CPU system.

# **CCS CONCEPTS**

• Computer Architecture  $\rightarrow$  Hash Accelerator.

#### **KEYWORDS**

hash table, accelerator, table lookup

### **ACM Reference Format:**

Yaodong Sheng, Zhankai Feng, and Anlan Yu. 2019. Hash Table Accelerator. In ECE 401: Advanced Computer Architecture, Sep. - Dec., 2019, Bethlehem, PA. ACM, New York, NY, USA, 4 pages. https://doi.org/10.1145/1122445.1122456

# 1 INTRODUCTION

Alg.1 shows the pseudo code for traditional probing based hash lookup. We can notice that there is a loop to compare the two keys. Every time when hash lookup is executed, program has to do key comparison for several times. One can imagine that the efficiency cannot be promised. For chain based hash lookup, keys can be chained onto the corresponding index. However, for each key comparison, there is one memory reference since the key has to be got using pointer. If the chain is long, it will be quite time consuming.

# Unpublished working draft. Not for distribution.

for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from permissions@acm.org.

© 2019 Association for Computing Machinery ACM ISBN 978-1-4503-9999-9/18/06...\$15.00 Based on the drawback of traditional hash lookup, we propose to increase the throughput while decrease the latency of operations on hash table. We add a special unit called hash lookaside buffer (HLB) in following article which is between CPU and L1 cache. In Section 2, the detailed HLB structure and data flow description as long as the replacement policy are given.

# Algorithm 1 Probing Based Hash Lookup Pseudo Code

- 1: Vector < T > hash table
- 2:  $index \leftarrow hash(key)$
- 3: while hash\_table.key ! = key && index ! = hash\_table.size()
  do
- 4: index + +
- 5: end while
- 6: **if** index == hash\_table.size() **then**
- 7: return 1 // key not exist
- 8: else
- 9: return index
- 10: **end if**

# 2 HLB STRUCTURE AND DATA FLOW

In this section, detailed structure of the HLB is given. The hash table in this design combined chain based hash and probing based hash. Different key-value pairs referred to the same index are stored in the same row in HLB. Only when the row is full, the key-value pair will be stored in the next row. 5 rows are reserved as backup positions for each row.

# 2.1 HLB Size Configuration

The goal is to store as much contents of hash table as possible. The number of rows of HLB is set as 1024 and each row can store 64 contents. Each content is consist of 32 bits key and 32 bits value pointer. There's also 3 bits reserved for row counter and 6 bits reserved for column counter, which are used for replacement policy. Hence, the size for each row should be  $64 \times (32+32)+3+6=4.105$ KB. Size for the whole HLB is  $1024 \times 4.105=4.203520$ MB.

### 2.2 HLB Structure

HLB structure is shown in Fig. 1. Totally there are 1024 rows so 1024 indexes are available in HLB. Each row can store 64 key-value pairs. Each key is 32 bits and also 32 bits for each value.

Besides, there are 3 bits used as a row counter to indicate from which row the replacement happens. There are also 6 bits used as a column counter to indicate which entry in the row are going to be replaced. Details of replacement policy will be illustrated in the following parts.



Figure 1: HLB Structure.

# 2.3 Data Flow for Hash Lookup

Fig. 2 shows the data flow of hash lookup. Given a key key1, CPU calculates the index i with HLB hash function i = HLB hash(key1). Index *i* is sent to HLB for lookup. As the lookup begins, multiplexers will be given the index i as a control signal as shown in Fig. 1 and the keys in line i will be sent to comparators for comparison with the given key. If all the outputs of comparators are 0, then the control signal given to multiplexers are index i + 1 and keys in line i+1 are sent to comparators for comparison. If all the outputs are 0, then the control signal to multiplexers are index i + 2 and so on so forth until index is i + 8 and the outputs of comparators are still all 0. Then HLB will return 'null' to CPU. The given key will be rehashed using a different hash function dedicated for memory hash table  $j = MEM_hash in CPU$ . CPU will then figure out the address of line *j* in hash table and compare the keys in line *j* one by one. If the key is also not in memory, memory will return 'null' to CPU and CPU will know the key-value pair is not in the table. If the key is indeed in memory, memory will return the value to CPU and add 1 to the counter of this key-value pair. Then check the counter of this key-value pair, if it's larger than a value (to be determined), then using HLB replacement policy to insert it to HLB and a corresponding entry in HLB will be replaced.

#### 2.4 Data Flow for Hash Insert and Remove

Similar to hash lookup, data flow for hash insert may also include memory operations. When the program attempt to insert a key-value pair into hash table, first CPU will calculate index based on hash function. Then CPU will send key and index to HLB for insertion. If the given line is full, then the next line will be checked until the next 8 line. If all the 8 lines are full, entry in HLB with row index equal to the given index plus the number in row counter and column index equal to the number in column counter are replaced to memory. The key-value pair requested to insert will be inserted in this position.

Hash remove can be done based on hash insert so here will not be illustrated too much.



Figure 2: Data Flow of hash lookup.

# 2.5 HLB Replacement Policy

Since memory is also used in our hash table, HLB replacement policy is needed.

When hash lookup happens and the requested key is in memory, if the counter of the requested key show that it is referred many times, then the key-value pair will be sent to HLB and deleted in memory. If the corresponding lines of this key in HLB are full, the key-value pair with row index equal to the result of HLB\_hash given the requested key plus the number in row counter and column index equal to the number in column counter will be replaced and be sent to memory. If the lines in HLB are not full, the key-value pair from memory can be directly inserted into HLB.

When hash insert happens and the HLB is full, entry in HLB with row index equal to the result of HLB\_hash given the insert key plus the number in row counter and column index equal to the number in column counter will be replaced and sent to memory. The insert key-value pair can be inserted directly into HLB accordingly.

# 3 HLB ISA EXTENSIONS

Algorithm 2 shows the detailed instruction representation. Algorithm 3, 4 and 5 show the detailed hash lookup, insert and remove realizations.

313 314

315

316 317

318

319

320

321

322

323

324

325

327

331 332

334

335

344

348

349

351

352

353

354 355

356

357

358

359

360

361

362 363

364

365

366

367

368

369

370

371

372

373

374

375

376

377

378

379 380

381

382

383

#### Algorithm 2 HLB Instructions Pseudo Code Algorithm 5 HLB Remove Pseudo Code 255 256 1: HLB: 1: bool hash\_remove(word key) 257 2: global rc = 0; lc = 0;2: bool result; 3: hash\_lookup\_inst(reg key, reg result): 3: hash\_remove\_inst(key, result); 259 **for** int $i = HLB_hash(key)$ ; i <= hash(key) + 8; i + + do**if** result == FAIL **then** 260 parallel\_compare(key) in all column of row i result = mem\_hash\_remove(key); 261 if HLB[i][j].key == key then 6: end if 262 result = value; 7: return result; 263 return; end if 10: end for 266 11: result = NULL; LITERATURE REVIEW 267 12: hash\_insert\_inst(reg key, reg value): 268 13: **for** int $i = HLB_hash(key)$ ; i <= hash(key) + 8; i + + do269 parallel\_compare(key) in all column of row i Tables and Memoization [1] 270 if HLB[i][j].key == key then 15: 271 HLB[i][j].value = value; 272 return; 17: 273 end if 18: 274 19: end for 275 20: key = HLB[h(key) + rc, lc].key;276 21: $rc = (rc + +)\%row\_number$ ; 277 22: $lc = (lc + +)\%col\_number;$ 23: return; 279 280 Algorithm 3 HLB Lookup Pseudo Code 281 1: word hash lookup(word key) 282 2: **if** hash lookup inst(key) == NULL **then** and Hierarchical-HTA. 283 **if** mem hash.find(key)! = NULL **then** 284 value = mem\_hash[key].value; mem\_hash[key].counter ++; 286 if mem\_hash[key].counter>=Threshold then 287 mem\_hash.remove(key); 288 hash insert(key, value); 289 end if 9: then increase the resource utilization. 290 return value; 10: else 11: return NULL; 12: end if 13: 294 14: else 295 return hash\_lookup\_inst(key); spatial locality to some extent. 296 16: end if 297 5 BENCHMARK 298 Algorithm 4 HLB Insert Pseudo Code 1: bool hash\_insert(word key, word value) 300 benchmark. 2: bool result; 301 3: k = kev; 302 EXPERIMENTAL SETUPS 4: hash\_insert\_inst(k, value); 303 5: **if** k ! = key **then** Tools: C++, LLVM, Pin tool, ZSim. 304 value\_k = hash\_lookup\_inst(k); Parameters of architectural simulation: X86, 32 bits. result = mem\_hash.insert(k, value\_k); Number of cores: one. hash\_insert\_inst(key, value); Depth of pipeline: 12-Stage. 307 9: end if

10: return result;

308

309 310

311 312

# 4.1 Leveraging Caches to Accelerate Hash

In this paper it discusses two inefficient points when hash table is implemented in conventional systems. First is poor core utilization, for a hash operation it includes a series of data dependent branch instructions because it has to identify whether the key is the same. These kinds of instructions reduce the utilization of CPU due to data dependency. Second is poor spatial locality, according to the property of hash operation, it's very likely that two keys are mapped into different place in memory. Thus if there is some keys accessed frequently, the cache would store some key-value pairs which is not accessed frequently because cache load the data as block size.

This paper mentioned two methods to accelerate hash operations with the modification of these two problems, which are FLAT-HTA

To solve the first problem, both Flat-HTA and Hierarchical-HTA add two new units to calculate the index of key then compare with the whole cache line, instead of a set of arithmetic instructions and comparison instructions. It replaces the execution stage into address calculation and line comparison these two stages when hash operations come. So that CPU will not have too many stalls

As for the second problem, Hierarchical-HTA use L2 cache as HTA stash to store the hot key-value pairs. Compared with LLC, L2 cache does not have to manage the data by the whole cache line. So this paper change the cache controller to let L2 cache can operate key-value instead of cache line. Thus it can improve the

The benchmark to be used in this project is Google hash table

Architectural resource sizes: 4M L1-cache as HLB, 64 32bitscomparators, 2 registers for row\_counter and col\_counter. intel-i7 core CPU with 2g DDR3 memory.

Cache sizes: 1M L1 cache. 2M L2 cache. 4M LLC cache.



Figure 3: Implementation and Evaluation Steps.

Working draft. Fig. 3 shows the implementation and evaluation steps of this project. First, the operations of hash table need to be defined in the top level c++ code. Using compiler LLVM, c++ code can be complied and instrumentation need to be done, which turns the c++ function into instruction. The compile result will be binary code, which is machine code. Then use pin tool to generate the trace of the code. Final step is to use simulator to turn a selected op code into our needed function (like hash lookup and insert) and the result will be

Currently we have already installed and started to learn LLVM, pin tool and zsim.

# WEEKLY TIMELINE

# 8.1 First Week

Optimize the HLB. Currently our design is focused on fixed length hash table. Next step is to finish the design of shrinking and extending the hash table. Then more instructions like iterate and random access will be designed.

# 8.2 Second Week

Finish the compiler setup and using llvm to instrument the code.

# 8.3 Third Week

Using pin tool to get the trace.

#### 8.4 Forth Week

Implement our instruction on simulator and feed trace to simulator.

#### 8.5 Fifth Week

Same as Forth week

### 8.6 Sixth Week

Compare between our result with state of art and finish report.

# REFERENCES

[1] Guowei Zhang and Daniel Sanchez. 2019. Leveraging Caches to Accelerate Hash Tables and Memoization. In Proceedings of the 52nd Annual IEEE/ACM International Symposium on Microarchitecture. ACM, 440-452.