## **Application Reference Slip**

Application No : 3310205523 Name: YASH DADASAHEB SHELAR

Application Date of : 27-08-2023 : 16-11-2004 Birth

Father SHELAR

Blood Group: Unknown

**Applicant** : Male Gender



| Services Requested        | Documentary Proof Required                               |  |  |
|---------------------------|----------------------------------------------------------|--|--|
| 1. ISSUE OF NEW DL (MCWG) | • Learner Licence/LLs together • Address Proof (Present) |  |  |

Your application is accepted for processing and quote this Application Number 3310205523 for all future reference.

An SMS has been sent to your registered mobile Number: \*\*\*\*\*6008.

Note 1: Applicant should take print out of the Application Form (pre filled) and duly signed with all required Documents to the concerned RTO / RLA office.

- 2: The online facility of application submission, upload documents, payment of fees, slot booking etc., does not complete the process of issue of Driving Licence or any other Service requested. The applicant has to compulsorily visit the concerned Road Transport Office to finish the process of issue of Driving Licence and/or any other associated services.
- 3: Applicants are requested to note that after completion of all stages mentioned under 'Applicant Stages', the applicant has to visit the concerned Road Transport Office on the scheduled date of appointment, along with the necessary documents to complete the remaining process (or) In cases where online slot booking facility is not available for any particular RTO, the applicant has to go to the concerned Road Transport Office at the earliest along with the necessary documents, to complete the remaining process.

For any reference visit: https://sarathi.parivahan.gov.in/sarathiservice

## **Applicant Address:**

PANCHARATNA MHADA SANKUL 3-C/401 ANANDI SADAN **MANKHURD** 

MAHARASHTRA NAGAR

Pincode: 400088

## **RTO Location:**

RTO, MUMBAI (EAST)

B-2, 3RD FLOOR, WADALA WADALATRUCK TERMINAL,

MUMBAI(E), MUMBAI

PinCode: 400037 Phone: 02224036479 View RTO Location

**Application Form (pre filled)** 

**Print Acknowledgement** 

NAME & YASH SHELAR SE COMPS C31 ROLL NO : 2203153



Experiment 2

Alm's To verify, the touth table of various logic gates using ICS.

i) AND gate

The output of AND gate is I if I only it both inputs are high

Symbol:

0

A — Y

Equation

4 = A. B

|   | Truth table: | TUPUT |   | OUTPUT |  |
|---|--------------|-------|---|--------|--|
| - | (1001)       | A     | В | 1      |  |
| 1 |              | 1     |   | 1      |  |
| 1 |              |       | 0 | 0      |  |
| 1 |              | 0     | 1 | 0      |  |
| 1 |              | D     | 6 | 0      |  |
| 1 |              |       |   |        |  |

2) OR gate
The output of an DR gate is & if fonly if one
or more in puts are I



2 JIP OR GATE





| -   |                  |             |          |                 |                 |  |
|-----|------------------|-------------|----------|-----------------|-----------------|--|
|     | Symbol:          |             |          |                 |                 |  |
|     | 0                |             |          |                 |                 |  |
|     | A -              |             | >4       |                 |                 |  |
|     | B —              |             |          |                 |                 |  |
|     |                  |             |          |                 |                 |  |
|     | Equation :       |             |          |                 |                 |  |
|     | Y=A              | +B          |          |                 |                 |  |
|     |                  | 1 4         |          | tugtuo          |                 |  |
|     | Touth table:     | Inp         | B        |                 |                 |  |
|     |                  | A           | 1        | 1               |                 |  |
|     |                  | 1           | 0        | 1               |                 |  |
|     |                  | D           | 1        | 1               |                 |  |
|     |                  | 0           | 0        | 0               |                 |  |
|     |                  |             |          |                 |                 |  |
| 231 |                  |             |          |                 |                 |  |
|     | 3) NOT Grate     |             |          |                 |                 |  |
|     |                  |             |          | D 4             | 1 immentation   |  |
|     | The NOT ope      | eration     | is also  | referred as     | HATPAT MINERSTO |  |
|     | or complementat  | t'on . 1    | As it in | rests the value |                 |  |
|     |                  |             |          |                 |                 |  |
|     | Equation 8 Y = A |             |          |                 |                 |  |
|     |                  |             |          |                 |                 |  |
|     | Symbol:          |             |          |                 |                 |  |
|     |                  | N           | 4        |                 |                 |  |
|     | A                | 1           |          |                 |                 |  |
|     |                  |             |          |                 |                 |  |
|     | Truth table:     | J,          | nput     | Dutput          |                 |  |
|     |                  | +           | 7        | 9 1             |                 |  |
|     |                  | Sales Sales | 1        | 0               |                 |  |



NOT GATE





4) NAND gate NAND is a combination of AND gate & NOT gate Symbol: B-Equation: 4 = A.B tugtuo Input Truth table : B 5) NOR gate NOR is a combination of OR gate & NOT gate Symbol 3 Equation: Y = A+B

---







|              |       |   | ENGIN  | EERING COLLEGE |
|--------------|-------|---|--------|----------------|
| Truth table: | INPUT |   | DUTPUT |                |
|              | A     | В | 4      |                |
|              | 1     | 1 | 0      |                |
|              | 1     | 0 | 0      |                |
|              | 0     | 1 | O      |                |
|              | 0     | 0 | 1      |                |
|              |       |   |        |                |

6 6) EX-OR gate

It is widely used in digital circuits. It is not a basic operation.

Symbol:



Equation: A EX-OR B = A B = A.B + A.B

| truth table: | Jnpe | d' | Dutput |
|--------------|------|----|--------|
|              | A    | B  | 4      |
|              | 1    | 1  | 0      |
|              | 1    | 0  | 1      |
|              | 0    | 1  | 1      |
|              | 0    | 0  | 0      |
|              |      |    |        |

Conclusion: Thus we have venified basic logic GIATES

3.08.2023