# CO224 Computer Architecture Lab 5 Building a Simple Processor

Part 5 : Extended ISA Report

#### Group 12:

E/19/455 YASHAN W.V. E/19/124 GUNASEKARA M.H.

\_\_\_\_\_

The purpose of this report is to provide a comprehensive overview of the recent modifications made to the CPU hardware and the corresponding changes introduced in the assembler. These modifications were implemented to extend the instruction set of the CPU, incorporating 6 new instructions:

 $\begin{array}{lll} \text{mult} < \text{r4} > < \text{r2} > < \text{r1} > & \text{: Multiplies the values in r1 and r2 and stores result in r4} \\ \text{sII} < \text{r4} > < \text{r1} > & \text{offset} > & \text{: Logically left shifts r1 by offset value and stores result in r4} \\ \text{sr1} < \text{r4} > & \text{cr1} > & \text{offset} > & \text{: Logically right shifts r1 by offset value and stores result in r4} \\ \text{sra} < \text{r4} > & \text{cr1} > & \text{offset} > & \text{: Arithmetically right shifts r1 by offset value and stores result in r4} \\ \end{array}$ 

ror < r4 > < r1 > < offset > : Rotates r1 right by offset value and stores result in r4

bne <offset> <r1> <r2> : Branches based on offset if values in r1 and r2 are not equal

To facilitate these 6 new instructions, modification was made. And some additional functional units were implemented within the ALU of the CPU. These changes are reflected in the CPU block diagram and the ALU functions table given below.

# CPU block diagram



## **ALU Functions**

| SELECT | Function     | Description                                                                                                                                                                   | Supported<br>Instructions    | Unit's<br>Delay |
|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------|
| 000    | FORWARD      | DATA2→RESULT loadi, m                                                                                                                                                         |                              | #1              |
| 001    | ADD          | DATA1+DATA2→RESULT                                                                                                                                                            | add, sub,<br>beq, <b>bne</b> | #2              |
| 010    | AND          | DATA1&DATA2→RESULT                                                                                                                                                            | and                          | #1              |
| 011    | OR           | DATA1 DATA2→RESULT                                                                                                                                                            | or                           | #1              |
| 100    | MULT         | DATA1*DATA2-RESULT                                                                                                                                                            | mult                         | #3              |
| 101    | SHIFT_ROTATE | (Logical Shift) DATA1>>DATA2→RESULT Or (Arithmetic Shift) DATA1>>>DATA2→RESULT Or Rotate Right DATA1 by DATA2 times (Operation chosen depends on first two MSB bits of DATA2) | sll, srl,<br>sra, ror        | #2              |

# **BNE Instruction**

CPU's Flow Control Unit was modified to incorporate the branch condition check. The control unit was enhanced to compare the values in two registers (r1 and r2) and branch to a specified offset address if the values are not equal.

The modification involved adding a comparator circuit to the control unit that compares the values in the specified registers and generates the appropriate control signals to perform the branch operation.

| BRANCH_SELECT | FLOW_SELECT | Instruction |
|---------------|-------------|-------------|
| 00            | 0           |             |
| 01            | 0           | jump        |
| 10            | 1           | beq         |
| 11            | 1           | bne         |

| PC Update | Instruction M | lemory Read | Registe                  | er Read | 2's Comp | ALU |
|-----------|---------------|-------------|--------------------------|---------|----------|-----|
| #1        | #2            |             | #2                       |         | #1       | #2  |
|           | PC+4 Adder    |             | Branch/Jump Target Adder |         |          |     |
|           | #1            |             | #2                       |         |          |     |
|           |               |             | Decode                   |         |          |     |
|           |               |             | #1                       |         |          |     |



#### **MULT Instruction**

the MULT instruction in the ALU utilizes a separate multiplier unit consisting of an array of Full Adders. The result is limited to 8 bits, and any result exceeding 255 will be inaccurate. The multiplication operation takes more time compared to other ALU units, with a simulation delay of #3 time units incorporated to reflect this.

| PC Update | Instruction M     | Jamany Baad   | Pogisto | or Boad | ALU |  |
|-----------|-------------------|---------------|---------|---------|-----|--|
| PC Opuate | IIISTI UCTIOII IV | lelliory Reau | Registe | er Read | ALU |  |
| #1        | #                 | 2             | #       | 2       | #3  |  |
|           | PC+4 Adder        |               | Decode  |         |     |  |
|           | #1                |               | #1      |         |     |  |
| Register  |                   |               |         |         |     |  |
| Write     |                   |               |         |         |     |  |
| #1        |                   |               |         |         |     |  |



#### **Logical Left Shift Instruction**

The LshiftComb module was added to the ALU to enable bitwise left shift operations. The shifter supports shifts up to 8 positions, Shifting more than 8 positions would give the same results

LshiftComb module takes three inputs (a, b, and c) and performs a left shift operation using combinational logic. The result is obtained by ANDing the negation of a with c and ANDing a with b, and then ORing the two intermediate results to produce the final output out.

A simulation delay of #2 time units is included to represent the time taken for the shift operation.

a: Bit in the relevant position of OPERAND2

b : Bit if shifted c : Bit if not shifted

| а | b | С | out |
|---|---|---|-----|
| 0 | 0 | 0 | 0   |
| 0 | 0 | 1 | 1   |
| 0 | 1 | 0 | 0   |
| 0 | 1 | 1 | 1   |
| 1 | 0 | 0 | 0   |
| 1 | 0 | 1 | 0   |
| 1 | 1 | 0 | 1   |
| 1 | 1 | 1 | 1   |

#### Karnaugh Map

$$\underline{Out} = a'c + ab$$



#### Logical Right Shift/Arithmetic Shift right/Rotate Right Instruction

The RshiftComb module was added to the ALU to enable bitwise left shift operations.

The RshiftComb module takes three inputs (a, b, and c) and performs a right shift operation using combinational logic. The result is obtained by ANDing the negation of a with b and ANDing a with c, and then ORing the two intermediate results to produce the final output out.

A simulation delay of #2 time units is included to represent the time taken for the shift operation.

a: Bit in the relevant position of OPERAND2

b : Bit if not shifted c : Bit if shifted

| а | b | С | out |
|---|---|---|-----|
| 0 | 0 | 0 | 0   |
| 0 | 0 | 1 | 0   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 1   |
| 1 | 0 | 0 | 0   |
| 1 | 0 | 1 | 1   |
| 1 | 1 | 0 | 0   |
| 1 | 1 | 1 | 1   |

### Karnaugh Map

$$\underline{Out} = a'b + ac$$

#### **LOGICAL SHIFT RIGHT**



#### **ARITHMETIC SHIFT RIGHT**



#### **ROTATE RIGHT**



#### SHIFT\_ROTATE Module

This module performs various shift and rotate operations on 8-bit operands based on the control input OPERAND2. The selected operation is performed in multiple stages using shift and rotate modules, and the final result is assigned to the output RESULT.

Because of,

Logical shifting a 8bit operand more than 7 times always gives the 0

Arithmetic shifting a 8bit operand more than 7 times always gives the sign bit of that operand

Rotating right more than 7 times gives the same result when rotating 7 times

The only first four least significand bits of OPERAND 2 is usable.

So, we used two most significand bits of OPERAND 2 as selector for sll, srl, sra and ror instructions for using less functional units of ALU.

| 00 | Shift Left Logical      |
|----|-------------------------|
| 01 | Shift Right Logical     |
| 10 | Shift Rotate Arithmetic |
| 11 | Rotate right            |

#### **CPU OPCODEs for Decoding Instructions**

| Instruction | OPCODE   |
|-------------|----------|
|             |          |
| loadi       | 0000000  |
| mov         | 0000001  |
|             |          |
| add         | 0000010  |
| sub         | 0000011  |
| and         | 00000100 |
| or          | 00000101 |
| jump        | 00000110 |
| beq         | 00000111 |
| bne         | 00001000 |

| mult | 00001001 |
|------|----------|
| sll  | 00001010 |
| srl  | 00001010 |
| sra  | 00001010 |
| ror  | 00001010 |

# We Machine coded these lines of instructions in instr\_mem.mem file

10. bne 0x02 3 1

15. mult 4 3 1

16. sll 4 1 0x02

17. srl 4 1 0x02

19. sra 4 1 0x02

21. ror 4 1 0x02