





# 2<sup>nd</sup> national RISC-V student contest 2021-2022

Sponsored by Thales, the GDR SOC<sup>2</sup> and the CNFM

## Reporting energy results

#### **Prerequisites**

The following steps need to be successful before analyzing the energy and starting your optimizations:

- The kit available at <a href="https://github.com/thalesgroup/cva6-softcore-contest">https://github.com/thalesgroup/cva6-softcore-contest</a> is running in your Linux environment.
- You can launch all targets of the Makefile as described in the README.md file.
- The simulation of the MNIST application runs to its end and returns a successful result: the '4' digit is recognized and the credence is 82.
- You get power analysis results.

In addition, before working on your optimizations, you need to ensure that:

- You are using the same tool versions (Vivado, Questa) as in the **README.md** file.
- You get the same metrics with the reference design as the organization team (see below).

And finally, before reporting results for the contest, you need to ensure that:

- You fulfill all constraints described in the Annonce RISC-V contest 2021-2022 v1.pdf file
- The application runs on your Zybo Z7-20 board and you get a correct result.

### Analyzing the energy

In this year's competition, the goal is to improve the power efficiency of a CV32A6-based processor running the MNIST handwriting recognition application.

This translates into decreasing the total energy (in Joule) needed to recognize the '4' digit with the MNIST application using post-implementation simulations.

As the tools do not directly report the energy, a simple math will be used:

total\_energy

```
= total_power × duration_of_the_process
```

= total\_power × number\_of\_cycles × clock\_period

The total power is obtained from the Vivado power analysis:

| + <u></u> +              |                      |
|--------------------------|----------------------|
| Total On-Chip Power (W)  | 0.307                |
| Design Power Budget (W)  | Unspecified*         |
| Power Budget Margin (W)  | NA                   |
| Dynamic (W)              | 0.193                |
| Device Static (W)        | 0.114                |
| Effective TJA (C/W)      | 11.5                 |
| Max Ambient (C)          | 81.5                 |
| Junction Temperature (C) | 28.5                 |
| Confidence Level         | Medium               |
| Setting File             |                      |
| Simulation Activity File | work-sim/routed.saif |
| Design Nets Matched      | 89% (59430/66741)    |
| 1                        |                      |

The *number\_of\_cycles* is reported at the end of the simulation:

```
Expected = 4
Predicted = 4
Result : 1/1
credence: 82
image env0003: 1725056 instructions
image env0003: 2098749 cycles
```

The *clock\_period* of your solution is reported in the Vivado power report:

| Clock                 | Domain                                    | Constraint (ns) |
|-----------------------|-------------------------------------------|-----------------|
| clk_out1_xlnx_clk_gen | i_xlnx_clk_gen/inst/clk_out1_xlnx_clk_gen | 22.2            |
| clk_sys               | clk_sys                                   | 8.0             |
| clkfbout_xlnx_clk_gen | i_xlnx_clk_gen/inst/clkfbout_xlnx_clk_gen | 8.0             |
| tck                   | tck                                       | 100.0           |
| 4                     | L                                         | <b></b>         |

It shall be higher or equal to the maximum frequency of your design as reported after the place & route1:

```
Timing Report
Slack (MET): 0.000ns (required time - arrival time)
Source: issue_stage_i/i_scoreboard/mem_q_reg[5][sbe][valid]/C
(rising edge-triggered cell FDCE clocked by clk_i {rise@0.000ns fall@9.598ns period=19.196ns})
Destination: i_frontend/i_instr_queue/i_fifo_address/read_pointer_q_reg[1]/D
(rising edge-triggered cell FDCE clocked by clk_i {rise@0.000ns fall@9.598ns period=19.196ns}))
```

The total power includes the static and the dynamic powers. As part of the contest, you need to improve the total energy, which includes a dynamic and a static part.

The energy estimation will include the top level design implemented in FPGA (module fpga/src/cva6\_zybo\_z7\_20.sv).

However, you may only modify src/ariane.sv module and its submodules as part of the contest. For the sake of clarity, you shall not modify other modules such as peripherals (UART...) or the main memory. Keep in mind that modifications in the core might have an impact on the whole design power, e.g. by changing the activity of the memory bus.

<sup>&</sup>lt;sup>1</sup> In this example, the organizers have used a smaller period then what you can find in the reference design.

#### Reference

The reference project is the one you can find in <a href="https://github.com/thalesgroup/cva6-softcore-contest">https://github.com/thalesgroup/cva6-softcore-contest</a>.

Before getting further in the contest, you have to check that it provides the same results on your Linux machine than on the organizers' machine:

- Total power as reported by Vivado: 307 mW (total power)
- Number of cycles as reported at the end of the simulation: 2 098 749 cycles (number of cycles)
- Actual clock period of the design: 22.2 ns (clock\_period)
- Reference processing time: 46.59 ms (number\_of\_cycles × clock\_period)
- Minimum clock period of the design as reported after place & route: 19.196 ns
- FPGA resources as reported in fpga/report\_cva6\_sim\_impl/cva6.utilization.rpt:
  - o 14675 LUTs
  - o 9291 FFs
  - o 36 RAM36

If the results with the reference project are not the same as above, you first need to check that you are using the same versions of the tools. If you still have a minor difference after this, get in touch with the organizers.

You shall also get the '4' digit recognized with a credence of 82 (see orange boxes above).

#### Reporting the results

In both the 6-page report and in your recorded video, you'll clearly report the results in a similar way as:

- Energy of the reference design: x Joule for 1 frame
- Energy of your solution: y Joule for 1 frame
- Energy gain: z %

In the report, you'll also have to report:

- FPGA resources. You shall not increase each type of resources by more than 10% (LUT, registers, BRAM).
- Number of cycles, period and duration of the process. The application performance shall not decrease w.r.t. the reference implementation (*number\_of\_cycles* × *clock\_period* = 47.72 ms).

The jury reserves the right to verify your results, so you'll publish a modified GitHub repository, as a fork of <a href="https://github.com/thalesgroup/cva6-softcore-contest">https://github.com/thalesgroup/cva6-softcore-contest</a>. You'll create a report folder where you will upload:

- Your 6-page report written as a scientific paper
- Vivado power report (fpga/work-sim/power\_routed\_mnist.txt)
- Simulation log (fpga/sva\_sim.sim/sim\_1/impl/func/questa/uart)
- P&R report with the maximum frequency (fpga/report cva6 sim impl/cva6.timing.rpt)
- Log of the execution on the FPGA board (copy or screenshot of the hyperterminal output)

Remember that your design shall run on the FPGA board and fulfill all constraints listed in **Annonce RISC-V contest 2021-2022 v1.pdf**. The returned result shall be the '4' digit with a credence of 82, both in simulation and when executed on the Zybo board.

During your recorded video, consider showing the execution of your solution on the Zybo board or executions on your machine.

#### A few remarks

To speed up the simulation, several optimizations are used: the application runs as baremetal (no OS used); the image to recognize is already stored in the memory at start up; a medium accuracy power estimation is used (post-implementation without timing back-annotation).

The design runs at a frequency about 14% lower than its maximum frequency to leave room for various optimizations. If you increase the frequency up to the maximum frequency, you'll surely improve the static energy in your results<sup>2</sup>.

We suggest that you keep your GitHub repository private until the end of the contest (April 22<sup>nd</sup>, 2022) and make it public just after. We'll look at the file timestamps to ensure you completed the contest on time.

Your presentation video shall last at most 10 minutes. All team members are encouraged to participate. You can transmit your video to the organizers until April 29<sup>th</sup>, 2022.

#### Version

These guidelines can undergo some evolutions based upon the teams' feedback. Please check their final version before submitting your results.

| Version | Date       | Comment                                      |
|---------|------------|----------------------------------------------|
| V1      | 2021-11-19 | Initial version                              |
| V2      | 2022-01-21 | Updated MNIST, added credence in the results |
|         |            |                                              |

<sup>&</sup>lt;sup>2</sup> This is an acceptable optimization for the contest. Now, all the teams are aware of it.