

## Year 2 Project

# Modelling electrical properties of thin high-k gate stacks (HfSiO, 70% Hf)

By: Zheng Sun (201298762), Yanzhen Chen (201297769), Heli Liang(201298315), Talal Alenezi(201076982)

Supervised by: Ivona Mitrovic

Department of Electrical Engineering and Electronics

28 February 2018

#### Abstract

This project aims to develop analytical techniques to model the electrical properties of thin high-k gate stacks through intensive investigation of the specific high-k gate stack's (HfSiO (70%Hf)/SiO<sub>2</sub>/Si) surface field effect.

With the aid of MATLAB, the gate stack's empirical specification and high-frequency current-voltage (HFCV) characteristic data were processed and/or visualized. Key device constants such as the substrate's type and doping density, oxide layer's relative permittivity and equivalent thickness, and the gate's work function difference and mode-transition voltage were calculated or identified. Then, non-ideal factors were taken into account and the bias dependent oxide charge densities were calculated at both the flatband and the midgap condition. Finally, having analysed all the desired device properties, meaningful interpretations were drawn through comparisons with the control group (50% Hf) and an ideal HFCV plot was modelled and drawn by using MATLAB. The comparison of the results with the control group also indicates a strong positive correlation between the Hafnium concentration and the oxide relative permittivity and the number of negative oxide charges per unit area, which can be exploited to further understand the behaviour of Hafnium-based high-k gate stacks.

#### Declaration

I confirm that I have read and understood the University's definitions of plagiarism and collusion from the Code of Practice on Assessment. I confirm that I have neither committed plagiarism in the completion of this work nor have I colluded with any other party in the preparation and production of this work. The work presented here is my own and in my own words except where I have clearly indicated and acknowledged that I have quoted or used figures from published or unpublished sources (including the web). I understand the consequences of engaging in plagiarism

# Contents

| Abstra                          | ct                                                | 2  |  |  |  |  |  |
|---------------------------------|---------------------------------------------------|----|--|--|--|--|--|
| Chapte                          | er 1                                              | 6  |  |  |  |  |  |
| Introdu                         | uction                                            | 6  |  |  |  |  |  |
| 1.1                             | 1.1 Background and Motivation                     |    |  |  |  |  |  |
| 1.2                             | 1.2 Objectives                                    |    |  |  |  |  |  |
| Chapte                          | er 2                                              | 7  |  |  |  |  |  |
| Materia                         | al List                                           | 7  |  |  |  |  |  |
| Chapte                          | er 3                                              | 7  |  |  |  |  |  |
| Proced                          | lures and Results                                 | 7  |  |  |  |  |  |
| 1.3                             | 3.1 Substrate Type                                | 7  |  |  |  |  |  |
| 1.4                             | 3.2 Oxide Relative Permittivity                   | 10 |  |  |  |  |  |
| 1.5                             | 3.3 Equivalent Oxide Thickness                    | 12 |  |  |  |  |  |
| 1.6                             | 1.6 3.4 Substrate Doping Density                  |    |  |  |  |  |  |
| 1.7                             | 1.7 3.5 Work Function Difference Assuming Au Gate |    |  |  |  |  |  |
| 1.8                             | 1.8 3.6 Flatband Voltage                          |    |  |  |  |  |  |
| 1.9                             | 1.9 3.7 Midgap Voltage                            |    |  |  |  |  |  |
| 3.8                             | Oxide Charge Density                              | 20 |  |  |  |  |  |
| 3.9                             | Comparison with Control Group.                    | 21 |  |  |  |  |  |
| 3.10                            | Ideal HFCV Plot                                   |    |  |  |  |  |  |
| Chapte                          | er 4                                              | 30 |  |  |  |  |  |
| Discuss                         | sion and Conclusion                               | 30 |  |  |  |  |  |
| 4.1 D                           | Discussion                                        | 30 |  |  |  |  |  |
| 4.2 Conclusions                 |                                                   |    |  |  |  |  |  |
| 4.3 S                           | Self Evaluation                                   | 33 |  |  |  |  |  |
| Refere                          | nces                                              | 34 |  |  |  |  |  |
| Append                          | dices                                             | 35 |  |  |  |  |  |
| Appe                            | endix A                                           | 35 |  |  |  |  |  |
| Project Management Forms        |                                                   |    |  |  |  |  |  |
| Appendix B                      |                                                   |    |  |  |  |  |  |
| Complete Executable MATLAB Code |                                                   |    |  |  |  |  |  |

# List of Figures

| Fig 1.1.1 Moore's Law- The number of transistors on integrated circuit chips. (1971-2016)6 |
|--------------------------------------------------------------------------------------------|
| Fig. 3.1.1 High-frequency CV characteristics of high-k gate stacks8                        |
| Fig. 3.2.1. The AC equivalent circuit in accumulation                                      |
| Fig. 3.2.2. The equivalent circuit for two layers oxide stack                              |
| Fig. 3.4.1. The solution returned by MATLAB14                                              |
| Fig. 3.4.2. Using initial approximation and bisection method to solve the transcendental   |
| equation                                                                                   |
| Fig. 3.6.1. The equivalent circuit for flatband condition                                  |
| Fig 3.10.1. The HFCV&LFCV plots and experimental HFCV (consider Au-Si work                 |
| function difference)                                                                       |
| Fig. 3.10.2. The HFCV&LFCV plots and experimental HFCV (assume no Au-Si work               |
| function difference, absolutely ideal)                                                     |
| Fig. 3.10.3. the effect of work function difference and oxide charge on HFCV plot29        |
| Figure 4.2.1. Causality between electrical parameters and comparison of %50Hf and          |
| $\%70\mathrm{Hf}$ gate stack electrical properties                                         |

# List of Tables

Table.1: the electric properties of 70% Hf HfSiO and 50% Hf HfSiO high-k gate stacks  $\dots 21$ 

## Chapter 1

## Introduction

## 1.1 Background and Motivation



Fig. 1.1.1. Moore's Law- The number of transistors on integrated circuit chips. (1971-2016) [1].

With Moore's Law setting the pace(shown in figure 1.1.1), the number of transistors in a dense integrated circuit doubles approximately every two years. Most of these achievements are accredited to the miniaturization of MOS transistor and capacitor [1]. As the size of the transistor scales down, the thickness of the silicon dioxide gate dielectric decreases with increasing gate capacitance to drive current and thus raising device performance. However, as the oxide thickness scales below 2 nm, the quantum tunnelling effect will cause drastic current leakage, rendering the device high-power consuming and unreliable [2]. Nevertheless, the contradiction can be resolved by

replacing the silicon dioxide gate dielectric with high-k material with increased capacitance while preventing the tunnelling effects. Thus, a thorough research of the design is needed for industrial implementation.

## 1.2 Objectives

In this project, the electrical properties of a specific thin high-k gate stacks (HfSiO, 70% Hf) were analysed and modelled both statistically and visually using MATLAB with empirical data from IMEC. Meanwhile, another control project group were set up to study the electrical properties of thin high-k gate stacks (HfSiO 50% Hf) for comparison.

## Chapter 2

## **Material List**

Group2-HFCV\_70%Hf.txt MATLAB 2017a

## Chapter 3

## Procedures and Results

## 3.1 Substrate Type

To determine the type of the semiconductor substrate, empirical high-frequency capacitance voltage characteristics data were plotted using MATLAB as below.



Fig. 3.1.1. High-frequency CV characteristics of high-k gate stacks.

The semiconductor substrate was identified as p-type. Explanations follow with consideration of different bias mode: accumulation, depletion and inversion.

Accumulation: adverting to figure 3.1, when the MOSC is negatively biased, charges being modulated were majority carriers which react quickly to the measuring signal. Thus, the oxide and the accumulation layer act together in series (Fig) to form the capacitance of the MOSC, which yields:

$$\frac{1}{c} = \frac{1}{c_{ox}} + \frac{1}{c_{acc}}$$
 (3.1.1)

Due to the exponential growth[?] of  $C_{acc}$  with the surface voltage  $\phi$  when the MOSC is sufficiently negatively biased, we have

$$C_{acc} >> C_{ox}$$
 (3.1.2)

and therefore, we can write

$$\frac{1}{c} = \frac{1}{c_{ox}} + \frac{1}{c_{acc}} \cong \frac{1}{c_{ox}}$$
 (3.1.3)

This approximation indicates that when the p-type MOSC is adequately negatively biased the MOSC capacitance will approach a constant value  $C_{max}$  which is equal to  $C_{ox}$ .

**Depletion**: as the gate voltage becomes positive, holes are driven away from the semiconductor surface and a depletion region develops. Thus, the MOSC capacitance is given by:

$$\frac{1}{c} = \frac{1}{c_{ox}} + \frac{1}{c_{dep}} \tag{3.1.4}$$

When an evenly doped semiconductor is assumed, the depletion region capacitance is given by:

$$C_{dep} = \frac{\varepsilon_o \varepsilon_s}{W} = \sqrt{\frac{q N_D \varepsilon_o \varepsilon_s}{2 \varphi_s}}$$
 (3.1.5)

In other words,  $C_{dep}$  decreases with the gate voltage and so does the measured voltage as shown in Fig.3.1.

**Inversion:** Finally, the gate is biased positive enough to surpass the threshold voltage with the semiconductor surface filled with electrons. Now, the MOSC capacitance comprises the oxide capacitance and the semiconductor capacitance:

$$\frac{1}{c} = \frac{1}{c_{ox}} + \frac{1}{c_s} \tag{3.1.6}$$

The semiconductor capacitance is given by the sum of the depletion region capacitance and the inversion layer capacitance in parallel:

$$Cs = C_{dep} + C_{inv} \qquad (3.1.7)$$

However, since the input measuring signal is at high frequency in which case the minority carrier electron cannot follow, the capacitance of the inversion layer is assumed to be zero. Thus, we obtain:

$$Cs = C_{dep} (3.1.8)$$

Nota bene that the depletion width remains unchanged with the gate charge from dc component being cancelled out by the inversion charge and the majority holes continues to be modulated at the depletion edge. By equ.3.3,  $C_{\rm dep}$  is a constant with width unchanged. Thus, the MOSC capacitance is a constant with both Cdep and Cox being constant. Therefore, the MOSC capacitance reaches a constant minimum much smaller than  $C_{\rm ox}$  as shown in Fig. 3.1.1.

To sum up, the plotted high-frequency capacitance voltage characteristics data of the MOSC conforms to that of a MOSC with p-type substrate and thus the semiconductor substrate was identified as p-type.

## 3.2 Oxide Relative Permittivity

#### 3.2.1 Theory and Analysis

In the accumulation region, the equivalent circuit for the MOS capacitor is shown below.



Figure 3.2.1. The AC equivalent circuit in accumulation [1]

Because in the accumulation region the accumulation capacitance  $C_{acc}$  is much greater than the oxide capacitance, thus  $C_{max} \approx C_{ox}$ , where  $C_{max}$  is the maximum capacitance in the C-V data. According to the theory of parallel plate capacitor:

$$C = \frac{\varepsilon_0 \varepsilon_r A}{d} \quad [3] \tag{3.2.1}$$

The  $C_{max}$  (per area) is given by:

$$C_{max} = \frac{c_{ox}}{A_C} = \frac{\varepsilon_0 \varepsilon_r}{t_{total}}$$
 (3.2.2)

Where  $A_{\mathcal{C}}$  is the area of the MOS capacitor:

$$A_C = \pi r^2 = \pi (\frac{d}{2})^2 \tag{3.2.3}$$

 $t_{total}$  is the combined oxide thickness, which is the sum of the thickness of the layers high-k and SiOx:

$$t_{total} = t_{high-k} + t_{SiOx} (3.2.4)$$

Substituting equations (3.2.2) and (3.2.3) into (3.2.1) gives the relative permittivity of the combined oxide:

$$\varepsilon_r = \frac{t_{total} c_{ox}}{\varepsilon_0 A_C} \tag{3.2.5}$$

$$C_{high-k}$$

$$C_{Siox}$$

Figure 3.2.2. the equivalent circuit for two layers oxide stack.

This combined oxide capacitor can be equivalent to two parallel plate capacitors in series (shown in figure 3.2.2), thus they have relationship:

$$C_{high-k} = \frac{c_{max} * c_{Siox}}{c_{max} + c_{Siox}} [4]$$
 (3.2.6)

Apply equation (3.2.1),  $C_{SiOx}$  is given by

$$C_{SiOx} = \frac{\varepsilon_0 \varepsilon_{SiO2} A_C}{t_{ox}} \tag{3.2.7}$$

Finally, the high-k layer relative permittivity:

$$\varepsilon_{high-k} = \frac{c_{high-k}t_{high-k}}{\varepsilon_0 A_C} \tag{3.2.8}$$

MATLAB command line results:

The combined oxide relative permittivity is 6.802548 The high-k relative permittivity is 10.643037

## 3.3 Equivalent Oxide Thickness

The Equivalent Oxide Thickness (EOT) is distance of silicon oxide film and usually in nanometer, it need to produce a same effect used high-k material.

$$\epsilon_0 \epsilon_{SiO2} \frac{A}{EOT} = C [5] \tag{3.3.1}$$

$$\epsilon_0 \epsilon_{SiO2} \frac{A}{c} = EOT [5] \tag{3.3.2}$$

In the equation (3.3.1) and (3.3.2),  $\epsilon_0$  is the permittivity of vacuum is  $8.85*10^{-12}$ ,  $\epsilon_{SiO2}$  is the permittivity of SiO<sub>2</sub> is 3.9, A is the area of capacitor is  $2.3758*10^{-6}$ , C is capacitance is  $2912*10^{-9}$ F.

The Equivalent Oxide Thickness of oxide is 2.81nm.

The EOT(ox) be calculated by another formula as (3.3.4):

$$EOT_{ox} - t_{SiO2} = t_{high-k} \left( \frac{k_{SiO2}}{k_{high-k}} \right)$$
 (3.3.3)

$$EOT_{ox} = t_{high-k} \left( \frac{k_{SiO2}}{k_{high-k}} \right) + t_{SiO2}$$
 (3.3.4)

Where  $t_{high-k}$  is the thickness of the high-k layer being 3.3nm,  $k_{SiO2}$  the permittivity of the SiO<sub>2</sub> layer being 3.9,  $k_{high-k}$  the permittivity of the high-k layer being 10.643,  $t_{SiO2}$  the thickness of SiO<sub>2</sub> being 1.6nm.

The EOT(high-k) calculated by another formula as 3.5:

$$EOT_{high-k} = t_{high-k} \left( \frac{k_{SiO2}}{k_{high-k}} \right)$$
 (3.3.5)

 $t_{high-k}$  is thickness of high-k layer (3.3nm),  $k_{SiO2}$  is the permittivity of SiO2 which is 3.9,  $k_{high-k}$  is permittivity of high-k layer which is 10.643

The Equivalent Oxide Thickness of high-k layer is 1.21nm.

#### 3.4 Substrate Doping Density

#### 3.4.1. Theory and Analysis

In the inversion region, the surface potential is given by:

$$\emptyset_S = 2\emptyset_F [6] \tag{3.4.1}$$

Where  $\emptyset_F$  is fermi-potential, which can be calculated by:

$$\emptyset_F = V_t \ln \left( \frac{N_A}{n_i} \right) \tag{3.4.2}$$

Where  $V_t$  is the thermal voltage:

$$V_t = \frac{kT}{q} \tag{3.4.3}$$

As for the p-type substrate, the depletion capacitance is given by

$$C_{dep} = \frac{\epsilon_0 \epsilon_s}{W} = \sqrt{\frac{q N_A \epsilon_0 \epsilon_s}{2 \phi_S}}$$
 (3.4.4)

The total capacitance can be calculated by

$$\frac{1}{c_{total}} = \frac{1}{c_{ox}} + \frac{1}{c_{dep}} \tag{3.4.5}$$

integrating equations (3.4.1) to (3.4.5), doping density of silicon substrate can be find by:

$$N_A = \frac{4kT}{A^2 q^2 \varepsilon_0 \varepsilon_s} \left[ \frac{1}{C_{min}} - \frac{1}{C_{max}} \right]^{-2} \ln \frac{N_A}{ni}$$
 (3.4.6)

Where k is Boltzmens's constant, A is area of the capacitor, T is room temperature (300K), q is the elementary charge,  $\varepsilon_o$ ,  $\varepsilon_s$  are permittivity of free space and relative permittivity of silicon respectively, ni is the intrinsic carrier concentration,  $C_{max}$  and  $C_{min}$  is the maximum and minimum capacitance in the C-V datasheet(approximation:  $C_{max} \approx C_{ox}$ ,  $C_{min} \approx C_{dep}$ ) and  $N_A$  is the doping density which needs to be solved.

#### 3.4.2 Methods and Implementation

#### 3.4.2.1 Use MATLAB Function "solve" to Solve Equation (3.4.6)

Equation 3.4.6 is a transcendental equation, which means we can't solve it directly. However, MATLAB has provided a function 'solve' which can solve most algebra equation:

Figure 3.4.1. The solution returned by MATLAB.

Figure 3.4.1 shows that "solve" function will return 2 solutions:  $na_{(1)}=4.23207*10^21$  and  $na_{(2)}=0$  (which is impossible), abandon the impossible solution and the doping density is  $4.2321*10^21$  m<sup>-3</sup>.

#### 3.4.2.2 Use Bisection and Iteration Method to Solve Equation (3.4.6)

#### i) Initial approximation

Firstly, estimate the solution and define the initial interval including the solution, in this case after simplifying the equation (3.4.6):

$$N_A = 3.267 * 10^{20} * \ln \frac{N_A}{n_i} \tag{3.4.7}$$

Since the this is a p-type substrate,  $N_A > n_i$ , therefore,  $\ln \frac{N_A}{n_i} > 1$ , thus  $N_A > 3.267 * 10^{20}$ . Try a possible solution  $N_A = 10^{22}$ , this gives us  $10^{22} > 4.613 * 10^{21}$  so the solution of the equation must smaller than  $10^{22}m^{-3}$ .

Therefore, the initial interval was chosen as  $(10^{20}, 10^{22})$ .

#### ii) Use bisection method and MATLAB to find more accurate solution.

The algorithm for the bisection method:

$$c_n = \frac{a_n + b_n}{2}$$

$$\begin{cases} a_{n+1} = c_n, b_{n+1} = b_n(c_n > expected \ value) \\ b_{n+1} = c_n, \ a_{n+1} = a_n(c_n < expected \ value) \end{cases} [7]$$

$$(3.4.8)$$

Where  $c_n$  is the result after n times iteration and  $a_n$ ,  $b_n$  is the  $n^{th}$  upper and lower boundary (In this case  $a_1=10^{22},b_1=10^{20}$ ). Use "for" loop to implement this algorithm and store the  $c_n$  in an array "result". Plot the graph of doping density

versus the iteration times, using the result obtained by the 'solve' function as reference.



Figure 3.4.2. Using initial approximation and bisection method to solve the transcendental equation.

Figure 3.4.2 shows that the result is very close to the solution found by "solve" after 10 times iteration.

#### iii) Discussion

If the iteration times is defined large enough (such as 100), the result will not change any more after 54 times iteration, and the final result is the same as the result obtained by MATLAB function "solve".

## 3.5 Work Function Difference Assuming Au Gate

The work function difference can be calculated from:

$$\Phi_{\rm AuS} = \Phi_{\rm Au} - \Phi_{\rm S} (3.5.1)$$

For the gold gate, the work function is measured as:

$$\Phi(Au) = 5.1 \text{ eV } (3.5.2)$$

The work function for the semiconductor substrate given by:

$$\Phi_S = \chi(Si) + E_g(Si)/2 + \phi_F(Si) (3.5.3)$$

where  $\chi(Si) = 4.14 \text{ eV}$  and  $E_g(Si) = 1.12 \text{ eV}$ .

The Fermi potential of a p-type substrate is defined as:

$$\phi_F = V_t \ln(N_A/n_i) \ (3.5.4)$$

where the acceptor doping concentration is calculated in section 3.4

with  $N_{\text{A}}\!=4.23$  \*  $10^{21}$  and the thermal voltage is defined as  $V_{\text{t}}\!=kT/q=25~\text{mA}$ 

Apply 3.5.2, 3.5.3 and 3.5.4 to 3.5.1, we have:

$$\Phi_{AuS} = \Phi(Au) - (\chi(Si) + E_g(Si)/2 + kT/q*ln(N_A/n_i))$$

which yields by MATLAB:

$$\Phi_{AuS} = 0.065 \text{ eV}$$

which indicates that  $\Phi_{AuS}$  serves to increase the threshold voltage. That is, in the absence of an applied gate voltage, the semiconductor layer is slightly accumulated.

## 3.6 Flatband Voltage

The equivalent circuit at flatband is shown in Figure 3.6.1.



Figure 3.6.1. The equivalent circuit for flatband condition.

The Cox is the oxide capacitance and the  $C_D$  can calculated by equation 3.6.1.

$$C_D = \frac{\varepsilon_0 \varepsilon_s}{L_D} (3.6.1)$$

 $L_{D}$  is the Debye length and can calculated by equation 3.6.2.

$$L_D = \sqrt{\frac{\varepsilon_0 \varepsilon_s V_t}{q N_D}} (3.6.2)$$

 $N_D$  is the doping density calculated in section 3.4 and the result is  $4.2556 \times 10^{21} m^{-3}$ , therefore,  $L_D$  is  $6.1839 \times 10^{-8} m$ ,  $C_D$  is  $3.9782 \times 10^{-10} F$  and equivalent capacitance equation at flatband is shown in equation 3.6.3.

$$\frac{1}{c_{FB}} = \frac{1}{c_{ox}} + \frac{1}{c_D} (3.6.3)$$

 $C_{FB} = 3.5010 \times 10^{-10} F$ , and find the corresponding flatband band voltage in C-V characteristics which is 0.93V.

## 3.7 Midgap Voltage

#### 3.7.1 Theory and Analysis

Assuming a uniformly doped semiconductor, the depletion capacitance at midgap condition is given by:

$$C_{dep} = \frac{\varepsilon_0 \varepsilon_s}{W} = \sqrt{\frac{q N_D \varepsilon_0 \varepsilon_r}{2 \phi_F}}$$
 (3.7.1)

Since in midgap condition the surface potential of the substrate is equal to the semiconductor's Fermi level:

$$\emptyset_{S(midgap)} = \emptyset_F \tag{3.7.2}$$

As the equivalent circuit discussed in section 3.1, the MOS capacitor in depletion region is equivalent to a depletion capacitor and an oxide capacitor connected in series, that is

$$C_{mg} = \frac{c_{ox}c_{dep}}{c_{ox} + c_{dep}} \tag{3.7.3}$$

After the midgap capacitance is obtained(7.4895×10<sup>-11</sup>F), the corresponding midgap voltage can be find by check the C-V datasheet using CV\_search function, and the result midgap voltage is 1.367V.

#### 3.7.2 Methods and Implementation

CV\_search function (see Appendix A) can find out the corresponding gate voltage value of the input capacitance value in the C-V data sheet. Firstly, this function will find the closest capacitance  $C_n$  to the aim capacitance and record the corresponding voltage  $V_n$  and relevant capacitances:  $C_{n-1}$  and  $C_{n+1}$  (n is the index which means this value is the  $n^{th}$  value in the voltage or capacitance array) After that, compare the aim capacitance with the closest value, since the data in the data sheet are discrete, the voltage interval between two point is 0.01V, and the final result was calculated by Linear Approximation:

$$V = \begin{cases} V_n + 0.01(\frac{c_n - c_{aim}}{c_n - c_{n+1}}), & C_{aim} < C_n \\ V_n - 0.01(\frac{c_{aim} - c_n}{c_{n-1} - c_n}), & C_{aim} \ge C_n \end{cases}$$
(3.7.4)

The MATLAB command line result:

The equivalent capacitance at midgap condition is 7.4895e-11F The midgap voltage is 1.367214V

## 3.8 Oxide Charge Density

#### 3.8.1 Flat-band Condition

According to the definition of capacitor:

$$Q = CV \tag{3.8.1}$$

So, the charge in the flat-band condition per unit area can be calculated by 3.8.2

$$Q_{ox} = \frac{-C_{ox}(V_{flatband} - \Phi_{MS})}{A}$$
 (3.8.2)

 $C_{ox}$  is the maximum capacitance of oxide is  $2.919 \times 10^{-9}$ ,  $V_{flatband}$  is flat-band voltage calculated in Task 6 which is 0.93V,  $\Phi_{MS}$  is work function difference calculated in Task 5 which is 0.0652eV, A is the area of the MOS capacitor. Through calculation, charge per unit area is  $-1.0625 \times 10^{-6} C/cm^2$ .

The charge density can be calculated by equation 3.8.3

$$N_{ox} = \frac{Q_{ox}}{a} \tag{3.8.3}$$

q is elementary charge which is  $-1.602 \times 10^{-19} C$ , thus the charge density per unit area is  $-6.6325 \times 10^{12} C/cm^2$ .

The total charges at flat-band condition is  $N_{ox} \times A = -157.5765 \ C$ .

#### 3.8.2 Midgap Condition

Firstly, calculate the ideal gate voltage using equation 3.8.4 and the result is 0.4674V:

$$V_G = \frac{\varepsilon_S}{\varepsilon_{ox}} t_{ox} \sqrt{\frac{2qN_A \phi_F}{\varepsilon_0 \varepsilon_{ox}}} + \phi_F + \Phi_{MS}(3.8.4)$$

The mid gap voltage shift can be calculated by equation 3.8.5 which is -0.9026V:

$$\Delta V = V_G - V_{midgap}(3.8.5)$$

The charger per unit area calculated by equation 3.8.6 and result is

$$-0.109 \times 10^{-6} C/cm^2$$
:

$$Q_{ox} = \frac{c_{ox}\Delta V}{A}(3.8.6)$$

Finally, the charge density is  $-6.9226 \times 10^{12} C/cm^2$ :

$$N_{ox} = \frac{Q_{ox}}{a}(3.8.7)$$

The total charges at mid-gap condition is  $N_{ox} \times A = -164.4686 \, C.$ 

## 3.9 Comparison with Control Group

The high-k gate stack studied in this project is composed by HfSiO (70%Hf), SiO<sub>2</sub> and Si. The comparisons of the electrics properties of the 70% Hafnium and 50% Hafnium HfSiO gate stack are shown in the table below:

| %Hf |    | Relative Permittivity k | EOT(nm) | Flatband Voltage(V) | Per Unit Area Oxide Charge(C/cm^2) | High-k Layer Thickness(nm) |
|-----|----|-------------------------|---------|---------------------|------------------------------------|----------------------------|
|     | 50 | 8.6                     | 3.04    | 0.52                | -5.3x10^12                         | 3.2                        |
|     | 70 | 10.6                    | 2.79    | 0.93                | -6.6x10^12                         | 3.3                        |

Table.1: the electric properties of 70% Hf HfSiO and 50% Hf HfSiO high-k gate stacks.

The relative permittivity of HfSiO<sub>4</sub> is 11 and the relative permittivity of SiO<sub>2</sub> is 3.9 [1], thus the relative permittivity of the oxide layer increased with the concentration of Hf. As the data listed in table 1, when the percentage of Hf in the gate stack is increased from 50% to 70%, the relative permittivity of the high-k layer is increased from 8.6 to 10.6 as expected. Since the EOT is given by:

$$EOT = t_{high-k} \left( \frac{k_{SiO2}}{k_{high-k}} \right) \tag{3.9.1}$$

The EOT is decreased from 3.04 to 2.79 for 70% Hf gate stack as the dominator is increased. Moreover, the reasons of the oxide charge formation are complicated, most of which mainly come from incomplete oxidation, poor quality control of chemicals, slow trapping, hot electron degradation and radiation [2]. Therefore, the theoretical relationship between the concentration of Hf and the oxide charge density is difficult to determine. Table 1 indicates that with the increasing concentration of Hafnium in the gate stack, the magnitude of the per unit area oxide charge increased from  $-5.3 \times 10^{12}$  C/cm² to  $-6.6 \times 10^{12}$  C/cm².

Furthermore, in flatband condition:

$$V_{FB} = \Phi_{MS} - \frac{Q_{ox}}{C_{ox}} \tag{3.9.2}$$

Where  $\Phi_{MS}$  is the metal semiconductor work function difference, the  $Q_{ox}$  is the oxide charge which is given by:

$$Q_{\alpha x} = A \rho_{\alpha x} \tag{3.9.3}$$

where  $\rho_{ox}$  is the oxide charge density, and  $C_{ox}$  is the oxide capacitance, which can be expressed as:

$$C_{ox} = \frac{\varepsilon_o \varepsilon_{ox} A}{EOT} = \frac{\varepsilon_o \varepsilon_{ox} A}{t_{high-k} \left(\frac{\varepsilon_{SiO2}}{\varepsilon_{high-k}}\right) + t_{SiO_x}}$$
(3.9.4)

Therefore, the theoretical flatband voltage:

$$V_{FB} = \Phi_{MS} - \frac{\rho_{ox}[t_{high-k} \left(\frac{\varepsilon_{SiO2}}{\varepsilon_{high-k}}\right) + t_{SiO_x}]}{\varepsilon_{o}\varepsilon_{ox}}$$
(3.9.5)

In this case, comparing to 50% Hafnium, 70% Hafnium gate stack has a higher relative permittivity  $\varepsilon_{ox}$  and  $\varepsilon_{high-k}$ , thicker high-k layer thickness  $t_{high-k}$  and denser oxide charge density  $\rho_{ox}$ . The result shows that flatband voltage for 70% Hf gate stack(0.93V) is much higher than 50% Hf case(0.52V), this is mainly because the oxide charge density  $\rho_{ox}$  difference as equation (3.9.5) and table 1 implied.

#### 3.10 Ideal HFCV Plot

#### 3.10.1 General Description

In order to plot the ideal C-V characteristic curve, the relationship between the gate voltage and the capacitance must be found. It is very difficult to express the gate voltage in terms of capacitance directly, however, the gate voltage can be expressed as a function of the surface potential  $V(\emptyset_S)$  and the relationship between the capacitance and the surface potential is also clear  $C(\emptyset_S)$ . Therefore, start with substituting a series of value for  $\emptyset_S$  into the functions of  $V(\emptyset_S)$  and  $C(\emptyset_S)$  and a discreet function V[C] can be obtained. Finally, the ideal C-V characteristic can be plotted using the scatter points in this discreet function.

#### 3.10.2 The relationship between the gate voltage and surface potential $V(\emptyset_s)$

In general, the gate voltage can be expressed as the sum of the flatband voltage, the voltage across the oxide and the surface potential:

$$V_a = V_{FB} + \emptyset_S + V_{ox} \tag{3.10.1}$$

In ideal case where no charge presents in the oxide layer:

$$V_{FB} = \Phi_{MS} \tag{3.10.2}$$

Where  $\Phi_{MS}$  is the work function difference between silicon and metal (gold in this case). In absolutely ideal condition, we assume  $\Phi_{MS} = 0$ , this will be discussed in the section 3.10.5.

 $V_{ox}$  can be expressed in terms of electric field:

$$V_{ox} = \frac{\varepsilon_s}{\varepsilon_{ox}} t_{ox} E_s(\emptyset_s)$$
 (3.10.3)

Where  $\varepsilon_s$  is the relative permittivity of silicon,  $\varepsilon_{ox}$  is the relative permittivity of the oxide layer,  $t_{ox}$  is the total thickness of the combined oxide layer.  $E_s(\emptyset_s)$  is the electric field as a function of surface potential, which can be derivate from one dimensional Poisson's equation:

$$\nabla^2 \emptyset = \frac{d^2 \emptyset}{dx^2} = \frac{-\rho}{\varepsilon_0 \varepsilon_s} \tag{3.10.4}$$

Where  $\rho$  is the charge density, according to the charge conservation law:

$$\rho = q(p + N_d^+ - n - N_a^-) \tag{3.10.5}$$

Under thermal equilibrium, p and n can be expressed as a function of the potential  $\emptyset(x)$ . Where  $\emptyset(x)$  is a function about distance.

$$p = n_i e^{\frac{q(\emptyset_F - \emptyset(x))}{kT}} \tag{3.10.6}$$

According to mass action law:

$$n = \frac{n_i^2}{p} = n_i e^{\frac{-q(\phi_F - \phi(x))}{kT}}$$
 (3.10.7)

In high frequency, deep depletion cases, the generation of the electrons at the oxide semiconductor interface can't follow the change of gate voltage, in deep depletion region, we assume:

$$n=0$$
 (3.10.8)

Integrating equations (3.10.5), (3.10.6) and (3.10.7):

$$\rho = q(n_i e^{\frac{q(\phi_F - \phi(x))}{kT}} + N_d^+ - n_i e^{\frac{-q(\phi_F - \phi(x))}{kT}} - N_a^-)$$
(3.10.9)

When x(distance from the surface) is large enough,  $\emptyset(x) = 0$  and  $\rho = 0$ , thus:

$$N_d^+ - N_a^- = n_i e^{\frac{-q\phi_F}{kT}} - n_i e^{\frac{q\phi_F}{kT}} = -2n_i sh\left(\frac{\phi_F}{V_T}\right)$$
 (3.10.10)

Therefore, substituting equations (3.10.10) into (3.10.9), the low frequency formula becomes:

$$\frac{d^2 \emptyset}{dx^2} = \frac{2qn_i}{\varepsilon_0 \varepsilon_s} \left[ sh\left(\frac{\emptyset - \emptyset_F}{V_T}\right) + sh\left(\frac{\emptyset_F}{V_T}\right) \right] \tag{3.10.11}$$

Similarly, integrating equations (3.10.5) (3.10.7), (3.10.8) and (3.10.10) we have:

$$\rho = q \left( n_i e^{\frac{-q\left(\phi_F - \phi(x)\right)}{kT}} + N_d^{+} - N_a^{-} \right) = q n_i e^{\frac{\phi - \phi_F}{V_T}} - 2q n_i sh\left(\frac{\phi_F}{V_T}\right)$$
(3.10.12)

Substituting equation (3.10.12) into (3.10.4):

$$\frac{d^2\emptyset}{dx^2} = \frac{qn_i}{\varepsilon_0\varepsilon_s} \left[ 2sh\left(\frac{\phi_F}{V_T}\right) - e^{\frac{\phi_F - \phi}{V_T}} \right] \tag{3.10.13}$$

According to Maxwell equations, the electric field intensity is equal to the negative potential gradient:

$$E = -\frac{d\emptyset}{dt} \tag{3.10.14}$$

Substituting equation (3.10.14) into (3.10.13) and (3.10.11):

The low frequency cases:

$$E(\emptyset)_{LF} = sign(\emptyset) \sqrt{\frac{4qn_i V_T}{\varepsilon_0 \varepsilon_s}} \left[ ch\left(\frac{\emptyset - \emptyset_F}{\emptyset_T}\right) + \frac{\emptyset}{V_T} sh\left(\frac{\emptyset_F}{V_T}\right) + K \right]$$
(3.10.15)

Where K can be determined by using the boundary condition:  $E(+\infty) = 0$ , which give us:  $K = -ch(\frac{\phi_F}{V_T})$  (3.10.16)

Combine equations (3.10.12) and (3.10.13), the electric field in low frequency case can be expressed as

$$E(\emptyset)_{LF} = sign(\emptyset) \sqrt{\frac{4qn_i V_T}{\varepsilon_0 \varepsilon_s} \left[ ch\left(\frac{\emptyset - \emptyset_F}{\emptyset_T}\right) + \frac{\emptyset}{V_T} sh\left(\frac{\emptyset_F}{V_T}\right) - ch\left(\frac{\emptyset_F}{V_T}\right) \right]}$$
(3.10.17)

In high frequency condition and deep depletion region (the premise is (3.10.8)), the oxide electric field can be calculated as:

$$E(\emptyset)_{HF} = sign(\emptyset) \sqrt{\frac{2qn_i V_T}{\varepsilon_0 \varepsilon_S} \left[ 2 \frac{\emptyset_S}{V_T} sh\left(\frac{\emptyset_F}{V_T}\right) + e^{\frac{\emptyset_F}{V_T}} \left( e^{-\frac{\emptyset_S}{V_T}} - 1 \right) \right]}$$
(3.10.18)

Integrating equations (3.10.1), (3.10.2), (3.10.3), (3.10.17) can obtain the relationship between the gate voltage and surface potential for low frequency cases, combine equations (3.10.1), (3.10.2), (3.10.3), (3.10.18) can find this relationship in high frequency deep depletion region, these operation are implemented in the MATLAB code.

#### 3.10.3 The relationship between the capacitance and surface potential $C(\emptyset_s)$

According to the definition of capacitance:

$$C = \left| \frac{dQ}{dV_g} \right| \tag{3.10.19}$$

According to Gaussian's law:

$$dQ = \varepsilon_0 \varepsilon_s dE \tag{3.10.20}$$

Apply differential chain rule:

$$C = \left| \frac{dQ}{dV_g} \right| = \frac{\varepsilon_0 \varepsilon_S dE}{d\phi_S} \frac{d\phi_S}{dV_g} \tag{3.10.21}$$

In general, the MOS capacitor can be equivalent to a substrate capacitor and an oxide capacitor connected in series

$$\frac{1}{c} = \frac{1}{c_{ox}} + \frac{1}{c_{s}} \tag{3.10.22}$$

$$C_{ox} = \frac{\varepsilon_0 \varepsilon_{ox} A}{t_{ox}} \tag{3.10.23}$$

Therefore, the substrate capacitance can be obtained by substituting the electric field equations (3.10.17) and (3.10.18) and the MOS capacitor equations (3.10.21) and (3.10.22) into (3.10.23):

Low frequency cases:

$$C_{S,LF}(\emptyset_S) = \varepsilon_S \frac{dE(\emptyset)_{LF}}{d\emptyset_F} A = A \frac{2qn_i sign(\emptyset_S)}{E(\emptyset)_{LF}} |sh\left(\frac{\emptyset_S - \emptyset_F}{V_T}\right) + sh\left(\frac{\emptyset_F}{V_T}\right)|$$
(3.10.24)

High frequency deep depletion cases:

$$C_{S,dd}(\emptyset_S) = \varepsilon_S \frac{dE(\emptyset)_{HF}}{d\emptyset_F} A = A \frac{q n_i sign(\emptyset_S)}{E(\emptyset)_{HF}} \left[ 2sh\left(\frac{\emptyset_F}{V_T}\right) - e^{\frac{\emptyset_F - \emptyset_S}{V_T}} \right]$$
(3.10.25)

Again, equation (3.10.25) is only valid in deep depletion region.

#### 3.10.4 Special cases

Under flat band condition  $(|\emptyset_S| < V_t)$ , the capacitance is given by:

$$C_{FB} = A \sqrt{\frac{\varepsilon_0 \varepsilon_s V_t}{q N_A}} \qquad (3.10.26)$$

Which has been discussed in section 3.6 in this report.

## 3.10.5 Result and discussion



Figure 3.10.1. The HFCV&LFCV plots and experimental HFCV (consider Au-Si work function difference)



Figure 3.10.2. The HFCV&LFCV plots and experimental HFCV (assume no Au-Si work function difference, absolutely ideal)

Since the negative oxide charge is ignored in the ideal case, the ideal plot shown in figure 3.10.1 is shifted to left compare to the empirical result. Due to the reason discussed in previous section (the difference between equations (3.10.7) and (3.10.8)), the low frequency equivalent capacitance increases to  $C_{max}$  again whereas the high frequency equivalent capacitance goes to  $C_{min}$  in the deep depletion region. Figure 3.10.2 shows the CV characteristic curve under absolute ideal conditions where  $V_{FB} = 0V$ , the gold-silicon work function difference was ignored, thus the plot shifted to left further.



Figure 3.10.3. the effect of work function difference and oxide charge on HFCV plot

Figure 3.9.3 shows three different HFCV plot and the relationship between them.

#### 3.10.6 Limitation and Further Research

- i) In this program, when the absolute value of surface potential  $\phi_S$  is smaller than the thermal voltage (equation (3.10.26)), the program will consider this as flat band condition and set the gate voltage to  $V_{FB}$  and capacitance to  $C_{FB}$ , this leads to a slightly distortion in the plot. More precise formula is needed for flat band condition capacitance to obtain a better plot.
- ii) Formula (3.10.25) is only an approximate solution, which introduces an error which is less than 7% [8], the exact expression for the high frequency capacitance is [8]:

$$C_{S,dd}(\emptyset_S) = \varepsilon_S \frac{dE(\emptyset)_{HF}}{d\emptyset_F} A = A \frac{q n_i sign(\emptyset_S)}{E(\emptyset)_{HF}} \left[ 2sh\left(\frac{\emptyset_F}{V_T}\right) - e^{\frac{\emptyset_F - \emptyset_S}{V_T}} \right]$$

$$C_{S,HFexact} = \frac{q n_i sign(\emptyset_S)}{E_S(\emptyset_S)} \left\{ e^{\frac{\emptyset_F}{V_T}} \left[ 1 - e^{-\frac{\emptyset_S}{V_T}} \right] + e^{-\frac{\emptyset_F}{V_T}} \left[ e^{-\frac{\emptyset_S}{V_T}} - 1 \right] (1 + \Delta) \right\} \quad (3.10.27)$$

where  $\Delta$  is a fraction taking into account the constancy of inversion layer charge and its spatial redistribution.

## Chapter 4

## Discussion and Conclusion

## 4.1 Discussion

The MOS capacitor is the basic structure of the MOSFET, thus the electrical properties of MOS capacitor is closely related to the electrical characteristics of MOSFET and its industrial applications.

#### i. Switching Speed

Subthreshold swing (S factor) is a factor measures how quickly a MOSFET turn on and off, which is given by [9]:

$$S=mV_T \ln (10)$$
 (4.1.1)

Where  $V_T$  is the thermal voltage:

$$V_T = \frac{kT}{q} \tag{4.1.2}$$

The m factor is defined as:

$$m = \frac{dV_G}{d\Phi_S} = 1 + \frac{c_S}{c_o}$$
 (4.1.3)

where  $C_S$  is the capacitance of semiconductor substrate and  $C_o$  the gate oxide capacitance. As the analysis presented in section 3.9, the 70% Hafnium gate stack has

a higher relative permittivity thinner EOT compared with 50% Hafnium gate stack, which means under the same conditions (such as oxide thickness and capacitor area), the 70% Hf gate stack will have a higher oxide capacitance  $C_o$ , thus smaller m factor and consequently smaller S factor and higher speed.

However, the threshold voltage for a MOSFET is given by:

$$V_{TH} = t_{ox} \frac{\varepsilon_S}{\varepsilon_{ox}} \sqrt{\frac{2qN_A \cdot 2\Phi_F}{\varepsilon_0 \varepsilon_S}} + 2\Phi_F + \frac{Q_f}{C_{ox}} + \frac{Q_{ss}(V_G)}{C_{ox}} + \Phi_{MS}$$
 (4.1.4)

As the analysis presented in section 3.9, the fixed oxide charge  $Q_f$  will increase with the concentration of Hafnium and this will cause the threshold voltage increasing, which will slow down the transistor switching speed [9].

#### ii. Power Consumption

The total power consumption of the MOS circuit consists of static power consumption and dynamic power consumption [9] [10]:

$$P_{total} = P_{dynamic} + P_{static} (4.2.5)$$

Transform equation (4.2.5) into energy form, the average energy consumed per micron of transistor width is given by [10]:

$$E_{total} = E_{dynamic} + E_{static} = C_{eff}V^2 + I_S e^{\frac{V_{TH}}{V_o}}VT_C$$
 (4.2.6)

Where  $C_{eff}$  is the average capacitance switched every cycle per micron of transistor width, V is the supply voltage,  $I_S$  is zero-threshold leakage current,  $V_o$  is the subthreshold slope which is the inverse of subthreshold swing S,  $V_{TH}$  is the threshold voltage and  $T_C$  is the cycle time. Equation (4.2.6) shows that high threshold voltage will leads to high static energy consumption, meanwhile, in order to guarantee the MOSFET switching speed for a relative high threshold voltage, the supply voltage should also be designed higher and this will result in high dynamic power consumption

[9]. Therefore, lowering the threshold voltage is generally advantageous for minimize the power consumption [4]. On the contrary, the smaller subthreshold swing will improve the ratio of  $\frac{I_{on}}{I_{off}}$  and this will reduce the static power consumption [11](also reflected in equation (4.2.6)).

The electrical properties of 50% and 70% gate stack were summarized in figure 4.2.1.



Figure 4.2.1. Causality between electrical parameters and comparison of %50Hf and %70Hf gate stack electrical properties.

In the industrial design and application, designers should balance power consumption and switching speed to meet the requirements specification. Therefore, the optimal concentration of Hf should be further studied based on the specific issues.

#### 4.2 Conclusions

In conclusion, the electrical properties of the thin high-k gate stack (HfSiO, 70% Hf) were determined and analysed in this project.

- i) Comparing to traditional SiO<sub>2</sub> gate dielectric, the high-k gate stack had a thickness of 4.9nm with EOT of only 2.79nm, which could prevent leakage current caused by tunnelling effect while still providing sufficiently high oxide capacitance even with reduced area.
- ii) Compared with the 50% hafnium high-k gate stack, the 70% hafnium gate stack was found to have a greater relative oxide permittivity and consequently a thinner EOT, which would be of significance in manufacturing high-speed integrated circuit. However, with higher hafnium presented in stack oxide, the oxide charge density went higher, leading to higher flatband and midgap voltage which would result in higher power consumption.
- iii) In comparison with ideal MOS capacitor, there existed a shift in the real high-k MOS capacitor's C-V characteristic curve which is due to oxide charge and work function difference.

In summary, high-k gate stack has a wide range of application prospects in the manufacture of integrated circuits, however, there is still considerable room for improvement in the selection of high-k materials and in the optimization of element concentrations.

#### 4.3 Self Evaluation

Through the project, the analytical techniques in modelling MOS capacitors were developed, merits of high-k gate stacks were verified, and the implementation skills with MATLAB to solve practical problems were consolidated. This project was completed successfully, in that all the objectives were achieved accredited to the neatly-organized teamwork. All the group members had a sense of great achievement

in the end of the project and deemed that the skill and knowledge gained in this project will benefit future study.

## References

- [1] I. Tuomi, "The Lives and Death of Moore's Law," First Monday, vol. 7, no. 11, No v. 4, 2002. [Online Serial]. Available: First Monday, <a href="http://firstmonday.org/ojs/index.php/fm/article/view/1000/921">http://firstmonday.org/ojs/index.php/fm/article/view/1000/921</a>. [Accessed: Feb. 20, 2018].
- OurWorldinData, "Moore's Law", [Online] <a href="https://ourworldindata.org/wp-content/upl">https://ourworldindata.org/wp-content/upl</a> <a href="https://ourworldindata.org/wp-content/upl">oads/2013/05/Transistor-Count-over-time.png</a> [Accessed: Feb. 20, 2018].
- [2] W. Mizubayashi et al., "Effect of the interfacial SiO2 layer thickness on the domina nt carrier type in leakage currents through HfAlOx /SiO2 gate dielectric films," *Ap plied Physics Letters*, Lett. 85, 6227, Dec. 2004. [Abstract]. Available: Applied Physics Letters, <a href="https://doi.org/10.1063/1.1840120">https://doi.org/10.1063/1.1840120</a>. [Accessed: Feb. 20, 2018].
- [3] "Introduction to Capacitors" <a href="https://www.electronics-tutorials.ws/capacitor/cap\_1.html">https://www.electronics-tutorials.ws/capacitor/cap\_1.html</a> Electronics Tutorials, Mar. 2014 (Accessed: 27 February, 2018)
- [4] T. R. Kuphaldt, "Lessons in Electric Circuits- Series and Parallel Capacitors" <a href="https://www.allaboutcircuits.com/textbook/direct-current/chpt-13/series-and-parallel-capacitors/">https://www.allaboutcircuits.com/textbook/direct-current/chpt-13/series-and-parallel-capacitors/</a> All About Circuit, Nov. 2009 (Accessed: 3 March, 2018)
- [5] A. Hiraiwa, et al, "Experimental determination of equivalent oxide thickness of gate insulators" <a href="http://aip.scitation.org/doi/pdf/10.1063/1.1469694">http://aip.scitation.org/doi/pdf/10.1063/1.1469694</a> Department of Process Development, Device Development Center, May, 2002. (Accessed: 10 March, 2018)
- [6] J.P.Colinge, C.A.Colinge, "Inversion" in *PHYSICS OF SEMICONDUCTOR DEVICES*, United States of America: Springer, 2006,pp.178 (Accessed: 10 March, 2018)
- [7] Autar K Kaw, et al, "Bisection Method of Solving Nonlinear Equations" <a href="https://web.archive.org/web/20070715230454/http://numericalmethods.eng.usf.edu/mws/gen/03nle/mws\_gen\_nle\_txt\_bisection.pdf">https://web.archive.org/web/20070715230454/http://numericalmethods.eng.usf.edu/mws/gen/03nle/mws\_gen\_nle\_txt\_bisection.pdf</a> Aug, 2009. (Accessed: 10 March, 2018)

- [8] E.H. Nicollian, J.R. Brews, "MOS (Metal Oxide Semiconductor): Physics and Technology," New York, John Wiley & Sons, 1982. (Accessed: 18 March, 2018)
- [9] G. Schrom, "Tradeoff Between Speed and Power Efficiency", [online] http://www.iue.tuwien.ac.at/phd/schrom/node14.html (Accessed: 18 March, 2018)
- [10] R. Gonzalez et. al, "Supply and Threshold Voltage Scaling for Low Power CMOS", [online] 1997,

https://web.stanford.edu/class/archive/ee/ee371/ee371.1066/handouts/gonzalez\_97.pdf (Accessed: 20 March 2018)

[11] M. Stockinger, "Subthreshold Leakage", [online] 2000, <a href="http://www.iue.tuwien.ac.at/phd/stockinger/node13.html#e:sts">http://www.iue.tuwien.ac.at/phd/stockinger/node13.html#e:sts</a> (Accessed: 20 March 2018)

## Appendices

## Appendix A

## Project Management Forms

(original copy submitted to supervisor)

#### Appendix B

## Complete Executable MATLAB Code

The necessary files to execute Y2\_project\_G2.m:

- 1. Group2-HFCV\_70%Hf.txt
- 2. CV\_search.m:

```
function [ V aim ] = CV search( C aim, C, V )
```

%This function can find out the corresponding gate voltage value of the input capacitance value in the C-V data sheet.

%C aim in Fara and V in Volt

```
C aim=C aim*10^12;
d min=min(abs(C_aim-C));
for b=1:length(C)
if d min==abs(C(b)-C aim)
    temp V=V(b);
    temp C=C(b);
    temp C 1=C(b+1);
    temp C 2=C(b-1);
end
end
    if C aim<temp C% formula (3.7.4)</pre>
        temp V=temp V+((temp C-C aim)/(temp C-
temp C 1))*0.01;
    else
        temp V=temp V-((C aim-temp C)/(temp C 2-
temp C))*0.01;
    end
V aim=mean(temp V);
end
3. Y2_project_G2.m:
clear
%MOSC SPECICICATION
d MOSC = 0.55*10^{(-3)};
t HiK = 3.3*10^{(-9)};
t SiOx = 1.6*10^{(-9)};
```

```
%PHYSICAL CONSTANTS
q = 1.602*10^{(-19)};
p Vaccum = 8.85*10^{-12};
p SiO2 = 3.9;
               %Sillicon relative permittivity
p Si=11.7;
k B = 1.38*10^{(-23)}; %Boltzmann's constant J/K
ni Si = 1*10^16;
Eg Si = 1.12;
T = 300;
Chi Si = 4.14; %Electron affinity of Silicon
PHI Au = 5.1; %Work function of Au
%Task1: High frequency C-V characterictic
Table = readtable('Group2-HFCV 70%Hf.txt');
Table.Properties.VariableNames{1} = 'V';
Table.Properties.VariableNames{2} = 'C';
Table.Properties.VariableNames{3} = 'R';
figure, plot (Table. V, Table. C*10^-3);
title('High-frequency C-V characteristics of high-k gate
stacks(HfSiO, 70%Hf)');
xlabel('Voltagef"Vf©');
ylabel('Capacitance (nF)');
ax = gca;
ax.YAxisLocation = 'origin';
```

A MOSC = pi\*(d MOSC/2)^2; %Derived MOSC Area

```
grid on;
fprintf('It can be analysed from the plot that the
substrate is p-type \n');
%Task2: oxide relative permittivity
C \max = \max(Table.C) *10^(-12);
                                         %Obtain the
maximum capacitance from the datasheet
C \circ x = C \max;
                                         %The oxide
capacitance is approximately equal to the maximum
capacitance in accumulation region
t total=t HiK+t SiOx;
                                         %The toltal
thickness is the sum of the high-k layer thickness and
the oxide layer thickness (3.2.4)
p ox = C ox*t total/(A MOSC*p Vaccum); %Calculate the
effective relative permittivity (3.2.5)
C SiOx = p SiO2*p Vaccum*A MOSC/t SiOx; %Calculate the
capacitance of the SiO2 layer (3.2.7)
C HiK = C ox*C SiOx/(C SiOx-C ox); %Calculate the
capacitance of the high-k layer (3.2.6)
p HiK = C HiK*t HiK/(p Vaccum*A MOSC); %Calculate the
raletive permitivity of the high-k layer (3.2.8)
fprintf('The combined oxide relative permittivity is
%f\n', p ox);
fprintf('The high-k relative permittivity is %f\n',
p HiK);
%Task3: Equivalent oxide thickness
EOT HiK = t HiK* (p SiO2/p HiK);
EOT ox = EOT HiK+t SiOx;
fprintf('The EOT of the high-k layer is %f nm n',
EOT HiK*10^9);
```

```
fprintf('The EOT of the combined oxide layer is %f nm\n',
EOT ox*10^9;
%Task4: (using solve function): Doping density of the
silicon substrate
C min=min(Table.C) *10^(-12);
                                           %obtain the
minimum capacitance from the datasheet
syms na;
                                           %declare na as
a symbolic variable
na=solve(na==(4/A MOSC^2)*(k B*T/q^2)*(1/(p Vaccum*p Si))
*(((1/C min)-(1/C max))^(-2))*log(na/ni Si));
%equation (3.4.6)
NA=double(na(1)); %abandon the unreasonable solution and
change the symbolic variable in to double type
fprintf('The doping density of the silicon substrate is
%q \n', NA);
%Task4: (using bisection method): Doping density of the
silicon substrate
                                              %define the
iteration times=10;
iteration times
                                              %define the
init upper bound=10^22;
initial upper boundary
init lower bound=10^21;
                                              %define the
initial lower boundary
upper=init upper bound;
                                              %assign the
initial boundaries
lower=init lower bound;
              flag=1;
for n=1:iteration times
    result (n) = (upper+lower)/2;
                                           %use array to
record the result
```

```
LEFT=result(n);
                                                                                                                                                  %left side of
the equation
RIGHT=(4/A MOSC^2)*(k B*T/q^2)*(1/(p Vaccum*p Si))*(((1/C))*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C)*(1/C
min) - (1/C max))^{(-2)} *log(result(n)/ni Si); %right
side of the equation
              if (LEFT>RIGHT)
                                                                                                                                                   %in this
situation the value of NA is too large, the solution
should smaller than this value
                           upper=result(n);
                                                                                                                                                  %assign the
new upper boundary
                                                                                                                                                  %in this
              else if(LEFT<RIGHT)</pre>
situation the value of NA is too small, the solution
should larger than this value
                                         lower=result(n);
                                                                                                                                                  %assign the
new lower boundary
                                     else if((LEFT==RIGHT)&&flag)
%the equation holds, this is the final solution
                                            fprintf('the result will not change any more
after %d times iteration\n',n); %54 for initial upper
boundary is 10^22 and lower boundary is 10^21
                                            flag=0;
90
90
                                     end
                           end
             end
end
N A=result(iteration times);
%fprintf('The doping density of the silicon substrate is
%g \n',N A);
x=1:iteration times;
```

```
for i=1:iteration times
reference(i)=NA;
end
figure, plot(x, result, '-b', x, reference, '-r');
xlabel('Iteration times n');
ylabel ('Doping density of the silicon substrate NA (m^-
3)');
title('Using initial approximation and bisection method
to solve the transcendental equation');
%Task5: Work function difference
phi FS = k B*T/q*log(NA/ni Si);
PHI S = Chi Si + Eg Si/2 + k B*T/q*log(NA/ni Si);
PHI AuS = PHI Au - (Chi Si + Eg Si/2 +
k B*T/q*log(NA/ni Si));
fprintf('The Fermi potential of the semiconductor
substrate is %fV \n', phi FS);
fprintf('The work function the semiconductor substrate is
%feV \n', PHI S);
fprintf('The work function difference between the Au gate
and the semiconductor substrate is %feV \n', PHI AuS);
%Task 6 flatband voltage
Vt=0.025;
L d=sqrt((p Vaccum*p Si*Vt )/(q*N A));
C d1=(p Vaccum*p Si)/L d;
C d=C d1*A MOSC;
C total=((C ox*C d)/(C ox+C d));
```

```
fprintf('The equivalent capacitance at flatband condition
is %gF \n',C total);
V fb=CV search(C total, Table.C, Table.V);
fprintf('The flatband voltage is %gV \n', V fb);
%Task7: midgap voltage
C dep mg=sqrt(q*N A*p Vaccum*p Si/(2*phi FS))*A MOSC;%in
mid gap situation phi FS=PHI S
C mg=C ox*C dep mg/(C ox+C dep mg);
%total capacitance at midband
V midgap=CV search(C mg, Table.C, Table.V);
                                                       %use
CV search function find the corresponding voltage
fprintf('The equivalent capacitance at midgap condition
is gF \setminus n', C mg);
fprintf('The midgap voltage is %fV \n', V midgap);
%Task 8
Q ox=((-C ox)*(V fb-PHI AuS)/(A MOSC*10^4));
N ox=Q ox/q;
V G= (p Si/p ox)*t SiOx*sqrt((2*q*N A*phi FS)/p Vaccum*p S
i) +phi FS+PHI AuS;
D V=V G-V midgap;
Q ox2=(C ox*D V)/(A MOSC*10^4);
N ox2=Q ox2/q;
Q flatband=N ox*A MOSC;
Q midgap=N ox2*A MOSC;
Charge FB=N ox*(A MOSC/10^4);
Charge MD=N ox2*(A MOSC/10^4);
fprintf('The oxide charges at flat-band condition is
gC/cm^{-2} \ n', N \ ox);
```

```
fprintf('The oxide charges at mid-gap condition is
\frac{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored{\colored
fprintf('The charges at flat-band condition is %gcm^-2
\n', Charge FB);
fprintf('The charges at mid-gap condition is %gcm^-2
\n', Charge MD);
%Task 10
FAI S=-0.28; %define the initial value of the surface
potential
for a=1:121
E s L(a)=sign(FAI S)*sqrt(4*q*ni Si*Vt*(cosh((FAI S-
phi FS)/Vt)+(FAI S/Vt)*sinh(phi FS/Vt)-
cosh(phi FS/Vt))/(p Vaccum*p Si)); %(3.10.17)
E s H(a)=sign(FAI S)*sqrt((2*q*ni Si*Vt/(p Si*p Vaccum))*
((2*FAI S/Vt)*sinh(phi FS/Vt)+exp(phi FS/Vt)*(exp(-
FAI S/Vt)-1)));%(3.10.18)
Vg H(a) = (p Si/p ox) *t total*E s H(a) + FAI S + PHI AuS;
% (3.10.1) (3.10.2) (3.10.3)
Vg L(a) = (p Si/p ox) *t total*E s L(a) + FAI S + PHI AuS;
% (3.10.1) (3.10.2) (3.10.3)
C dd(a) = (A MOSC*q*ni Si*sign(FAI S)/E s H(a))*(2*sinh(phi
FS/Vt)-exp((phi FS-FAI S)/Vt));%(3.10.25)
C LF(a)=A MOSC*2*q*ni Si*sign(FAI S)/E s L(a)*abs(sinh((F
AI S-phi FS)/Vt)+sinh(phi FS/Vt));
% (3.10.24)
if abs(FAI S) < Vt% (3.10.26)
            C dd(a) = C d;
            C LF(a) = C d;
            Vq H(a)=PHI AuS;
```

```
Vg L(a)=PHI AuS;
end
if FAI S<phi FS
  %only valid in deep depletion region
    C dd(a) = C LF(a);
end
C min app=sqrt((q*NA*p Vaccum*p Si)/(2*(2*phi FS+Vt)))*A
MOSC;
%minimum depletion capacitance
    if C dd(a) < C min app</pre>
C dd(a) = sqrt((q*NA*p Vaccum*p Si)/(2*(2*phi FS+Vt)))*A MO
SC;
    if(Vg H(a-1) < 2)
    Vg H(a) = Vg H(a-1) + 0.1;
    else
    Vg H(a) = Vg H(a-1);
    end
end
C total H(a) = C ox * C dd(a) / (C ox + C dd(a)); % (3.10.22)
C total L(a) = C ox * C LF(a) / (C ox + C LF(a)); % (3.10.22)
FAI S=FAI S+0.01;
end
figure, plot (Vg H, C total H*10^9, '-
.b', Vg L, C total L*10^9, '--r', Table.V, Table.C*10^-3, '-
g','linewidth',2);
ax = gca;
```

```
ax.YAxisLocation = 'origin';
xlabel('Voltage(V)');
ylabel('Capacitance(nF)');
title('Theoretical HFCV&LFCV plots and experimental
HFCV (consider Au-Si work function difference) ');
grid on;
legend('ideal HFCV', 'ideal LFCV', 'exp HFCV');
figure, plot (Vg H-PHI AuS, C total H*10^9, '-.b', Vg L-
PHI AuS, C total L*10^9, '--r', Table.V, Table.C*10^-3, '-
q','linewidth',2);
ax = gca;
ax.YAxisLocation = 'origin';
xlabel('Voltage(V)');
ylabel('Capacitance(nF)');
grid on;
legend('ideal HFCV','ideal LFCV','exp HFCV');
title('Theoretical HFCV&LFCV plots and experimental
HFCV(assume no work function difference)');
figure, plot (Vg H-PHI AuS, C total H*10^9, '-
b', Vg H, C total H*10^9, '-r', Table.V, Table.C*10^-3, '-g');
ax = gca;
ax.YAxisLocation = 'origin';
xlabel('Voltage(V)');
ylabel('Capacitance(nF)');
grid on;
legend ('assume no work function difference', 'consider Au-
Si work function difference', 'exp HFCV');
```

title('The effect of work function difference and oxide
 charge on HFCV plot');