# x86 Assembly Language Reference Manual





Copyright ©2010 Oracle and/or its affiliates. All rights reserved.

This software and related documentation are provided under a license agreement containing restrictions on use and disclosure and are protected by intellectual property laws. Except as expressly permitted in your license agreement or allowed by law, you may not use, copy, reproduce, translate, broadcast, modify, license, transmit, distribute, exhibit, perform, publish, or display any part, in any form, or by any means. Reverse engineering, disassembly, or decompilation of this software, unless required by law for interoperability, is prohibited.

The information contained herein is subject to change without notice and is not warranted to be error-free. If you find any errors, please report them to us in writing.

If this is software or related software documentation that is delivered to the U.S. Government or anyone licensing it on behalf of the U.S. Government, the following notice is applicable:

U.S. GOVERNMENT RIGHTS Programs, software, databases, and related documentation and technical data delivered to U.S. Government customers are "commercial computer software" or "commercial technical data" pursuant to the applicable Federal Acquisition Regulation and agency-specific supplemental regulations. As such, the use, duplication, disclosure, modification, and adaptation shall be subject to the restrictions and license terms set forth in the applicable Government contract, and, to the extent applicable by the terms of the Government contract, the additional rights set forth in FAR 52.227-19, Commercial Computer Software License (December 2007). Oracle USA, Inc., 500 Oracle Parkway, Redwood City, CA 94065.

This software or hardware is developed for general use in a variety of information management applications. It is not developed or intended for use in any inherently dangerous applications, including applications which may create a risk of personal injury. If you use this software or hardware in dangerous applications, then you shall be responsible to take all appropriate fail-safe, backup, redundancy, and other measures to ensure the safe use. Oracle Corporation and its affiliates disclaim any liability for any damages caused by use of this software or hardware in dangerous applications.

Oracle and Java are registered trademarks of Oracle and/or its affiliates. Other names may be trademarks of their respective owners.

AMD, Opteron, the AMD logo, and the AMD Opteron logo are trademarks or registered trademarks of Advanced Micro Devices. Intel and Intel Xeon are trademarks or registered trademarks or registered trademarks or registered trademarks of SPARC International, Inc. UNIX is a registered trademark licensed through X/Open Company, Ltd.

This software or hardware and documentation may provide access to or information on content, products, and services from third parties. Oracle Corporation and its affiliates are not responsible for and expressly disclaim all warranties of any kind with respect to third- party content, products, and services. Oracle Corporation and its affiliates will not be responsible for any loss, costs, or damages incurred due to your access to or use of third- party content, products, or services.

# Contents

|   | Preface                                   |    |
|---|-------------------------------------------|----|
|   |                                           |    |
| 1 | Overview of the Solaris x86 Assembler     |    |
|   | Assembler Overview                        |    |
|   | Syntax Differences Between x86 Assemblers |    |
|   | Assembler Command Line                    | 12 |
| 2 | Solaris x86 Assembly Language Syntax      | 13 |
|   | Lexical Conventions                       | 13 |
|   | Statements                                | 13 |
|   | Tokens                                    | 15 |
|   | Instructions, Operands, and Addressing    | 17 |
|   | Instructions                              | 17 |
|   | Operands                                  | 18 |
|   | Assembler Directives                      | 19 |
| 3 | Instruction Set Mapping                   | 2  |
|   | Instruction Overview                      | 2  |
|   | General-Purpose Instructions              | 20 |
|   | Data Transfer Instructions                | 20 |
|   | Binary Arithmetic Instructions            | 29 |
|   | Decimal Arithmetic Instructions           | 30 |
|   | Logical Instructions                      | 3  |
|   | Shift and Rotate Instructions             | 3  |
|   | Bit and Byte Instructions                 | 32 |
|   | Control Transfer Instructions             | 34 |
|   | String Instructions                       | 30 |

| I/O Instructions                                                    | 37 |
|---------------------------------------------------------------------|----|
| Flag Control (EFLAG) Instructions                                   | 38 |
| Segment Register Instructions                                       | 39 |
| Miscellaneous Instructions                                          | 39 |
| Floating Point Instructions                                         | 40 |
| Data Transfer Instructions (Floating Point)                         | 40 |
| Basic Arithmetic Instructions (Floating Point)                      | 41 |
| Comparison Instructions (Floating Point)                            | 42 |
| Transcendental Instructions (Floating Point)                        | 43 |
| Load Constants (Floating Point) Instructions                        | 4  |
| Control Instructions (Floating Point)                               | 4  |
| SIMD State Management Instructions                                  | 46 |
| MMX Instructions                                                    | 46 |
| Data Transfer Instructions (MMX)                                    | 47 |
| Conversion Instructions (MMX)                                       | 47 |
| Packed Arithmetic Instructions (MMX)                                | 48 |
| Comparison Instructions (MMX)                                       | 49 |
| Logical Instructions (MMX)                                          | 49 |
| Shift and Rotate Instructions (MMX)                                 | 5( |
| State Management Instructions (MMX)                                 | 5( |
| SSE Instructions                                                    | 51 |
| SIMD Single Precision Floating Point Instructions (SSE)             | 51 |
| MXCSR State Management Instructions (SSE)                           | 57 |
| 64 Bit SIMD Integer Instructions (SSE)                              |    |
| Miscellaneous Instructions (SSE)                                    | 58 |
| SSE2 Instructions                                                   | 59 |
| SSE2 Packed and Scalar Double-Precision Floating Point Instructions | 59 |
| SSE2 Packed Single Precision Floating Point Instructions            |    |
| SSE2 128 Bit SIMD Integer Instructions                              |    |
| SSE2 Miscellaneous Instructions                                     |    |
| Operating System Support Instructions                               |    |
| 64-Bit AMD Opteron Considerations                                   |    |
| •                                                                   |    |
| To London                                                           |    |

# **Tables**

| TABLE 3-1  | Data Transfer Instructions                     | 26 |
|------------|------------------------------------------------|----|
| TABLE 3-2  | Binary Arithmetic Instructions                 | 29 |
| TABLE 3-3  | Decimal Arithmetic Instructions                | 30 |
| TABLE 3-4  | Logical Instructions                           | 31 |
| TABLE 3-5  | Shift and Rotate Instructions                  | 31 |
| TABLE 3-6  | Bit and Byte Instructions                      | 32 |
| TABLE 3-7  | Control Transfer Instructions                  | 34 |
| TABLE 3-8  | String Instructions                            | 36 |
| TABLE 3-9  | I/O Instructions                               | 38 |
| TABLE 3-10 | Flag Control Instructions                      | 38 |
| TABLE 3-11 | Segment Register Instructions                  | 39 |
| TABLE 3-12 | Miscellaneous Instructions                     | 39 |
| TABLE 3-13 | Data Transfer Instructions (Floating-Point)    | 40 |
| TABLE 3-14 | Basic Arithmetic Instructions (Floating-Point) | 41 |
| TABLE 3-15 | Comparison Instructions (Floating-Point)       | 42 |
| TABLE 3-16 | Transcendental Instructions (Floating-Point)   | 43 |
| TABLE 3-17 | Load Constants Instructions (Floating-Point)   | 44 |
| TABLE 3-18 | Control Instructions (Floating-Point)          | 44 |
| TABLE 3-19 | SIMD State Management Instructions             | 46 |
| TABLE 3-20 | Data Transfer Instructions (MMX)               | 47 |
| TABLE 3-21 | Conversion Instructions (MMX)                  | 47 |
| TABLE 3-22 | Packed Arithmetic Instructions (MMX)           | 48 |
| TABLE 3-23 | Comparison Instructions (MMX)                  | 49 |
| TABLE 3-24 | Logical Instructions (MMX)                     | 50 |
| TABLE 3-25 | Shift and Rotate Instructions (MMX)            | 50 |
| TABLE 3-26 | State Management Instructions (MMX)            | 51 |
| TABLE 3-27 | Data Transfer Instructions (SSE)               | 51 |
| TABLE 3-28 | Packed Arithmetic Instructions (SSE)           | 53 |

| TABLE 3-29 | Comparison Instructions (SSE)                            | 54 |
|------------|----------------------------------------------------------|----|
| TABLE 3-30 | Logical Instructions (SSE)                               | 55 |
| TABLE 3-31 | Shuffle and Unpack Instructions (SSE)                    | 56 |
| TABLE 3-32 | Conversion Instructions (SSE)                            | 56 |
| TABLE 3-33 | MXCSR State Management Instructions (SSE)                | 57 |
| TABLE 3-34 | 64-Bit SIMD Integer Instructions (SSE)                   | 57 |
| TABLE 3–35 | Miscellaneous Instructions (SSE)                         | 58 |
| TABLE 3-36 | SSE2 Data Movement Instructions                          | 60 |
| TABLE 3-37 | SSE2 Packed Arithmetic Instructions                      | 61 |
| TABLE 3–38 | SSE2 Logical Instructions                                |    |
| TABLE 3-39 | SSE2 Compare Instructions                                |    |
| TABLE 3-40 | SSE2 Shuffle and Unpack Instructions                     | 63 |
| TABLE 3-41 | SSE2 Conversion Instructions                             |    |
| TABLE 3-42 | SSE2 Packed Single-Precision Floating-Point Instructions |    |
| TABLE 3-43 | SSE2 128-Bit SIMD Integer Instructions                   | 66 |
| TABLE 3-44 | SSE2 Miscellaneous Instructions                          |    |
| TABLE 3-45 | Operating System Support Instructions                    | 68 |

### **Preface**

The x86 Assembly Language Reference Manual documents the syntax of the Solaris<sup>TM</sup> x86 assembly language. This manual is provided to help experienced programmers understand the assembly language output of Solaris compilers. This manual is neither an introductory book about assembly language programming nor a reference manual for the x86 architecture.

**Note** – In this document the term "x86" refers to 64-bit and 32-bit systems manufactured using processors compatible with the AMD64 or Intel Xeon/Pentium product families. For supported systems, see the *Solaris 10 Hardware Compatibility List*.

### Who Should Use This Book

This manual is intended for experienced x86 assembly language programmers who are familiar with the x86 architecture.

### **Before You Read This Book**

You should have a thorough knowledge of assembly language programming in general and be familiar with the x86 architecture in specific. You should be familiar with the ELF object file format. This manual assumes that you have the following documentation available for reference:

- IA-32 Intel Architecture Software Developer's Manual (Intel Corporation, 2004). Volume 1: Basic Architecture. Volume 2: Instruction Set Reference A-M. Volume 3: Instruction Set Reference N-Z. Volume 4: System Programming Guide.
- AMD64 Architecture Programmer's Manual (Advanced Micro Devices, 2003). Volume 1: Application Programming. Volume 2: System Programming. Volume 3: General-Purpose and System Instructions. Volume 4: 128-Bit Media Instructions. Volume 5: 64-Bit Media and x87 Floating-Point Instructions.
- Linker and Libraries Guide
- Sun Studio 9: C User's Guide
- Sun Studio 9: Fortran User's Guide and Fortran Programming Guide

• Man pages for the as(1), ld(1), and dis(1) utilities.

### **How This Book Is Organized**

Chapter 1, "Overview of the Solaris x86 Assembler," provides an overview of the x86 functionality supported by the Solaris x86 assembler.

Chapter 2, "Solaris x86 Assembly Language Syntax," documents the syntax of the Solaris x86 assembly language.

Chapter 3, "Instruction Set Mapping," maps Solaris x86 assembly language instruction mnemonics to the native x86 instruction set.

### **Accessing Sun Documentation Online**

The docs.sun.com<sup>™</sup> Web site enables you to access Sun technical documentation online. You can browse the docs.sun.com archive or search for a specific book title or subject. The URL is http://docs.sun.com.

### **Ordering Sun Documentation**

Sun Microsystems offers select product documentation in print. For a list of documents and how to order them, see "Buy printed documentation" at http://docs.sun.com.

### Typographic Conventions

The following table describes the typographic changes that are used in this book.

TABLE P-1 Typographic Conventions

| Typeface or Symbol | Meaning                                                                     | Example                                      |
|--------------------|-----------------------------------------------------------------------------|----------------------------------------------|
| AaBbCc123          | The names of commands, files, and directories, and onscreen computer output | Edit your . login file.                      |
|                    | and onserven computer output                                                | Use ls -a to list all files.                 |
|                    |                                                                             | machine_name% you have mail.                 |
| AaBbCc123          | What you type, contrasted with onscreen                                     | machine_name% <b>su</b>                      |
|                    | computer output                                                             | Password:                                    |
| AaBbCc123          | Command-line placeholder: replace with a real name or value                 | The command to remove a file is rm filename. |

 TABLE P-1
 Typographic Conventions
 (Continued)

| Typeface or Symbol | Meaning                                            | Example                                                                                                                                                             |
|--------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AaBbCc123          | Book titles, new terms, and terms to be emphasized | Read Chapter 6 in the <i>User's Guide</i> .  Perform a <i>patch analysis</i> .  Do <i>not</i> save the file.  [Note that some emphasized items appear bold online.] |

# **Shell Prompts in Command Examples**

The following table shows the default system prompt and superuser prompt for the C shell, Bourne shell, and Korn shell.

TABLE P-2 Shell Prompts

| Shell                                        | Prompt        |
|----------------------------------------------|---------------|
| C shell prompt                               | machine_name% |
| C shell superuser prompt                     | machine_name# |
| Bourne shell and Korn shell prompt           | \$            |
| Bourne shell and Korn shell superuser prompt | #             |

# ◆ ◆ ◆ CHAPTER 1

### Overview of the Solaris x86 Assembler

This chapter provides a brief overview of the Solaris x86 assembler as. This chapter discusses the following topics:

- "Assembler Overview" on page 11
- "Syntax Differences Between x86 Assemblers" on page 12
- "Assembler Command Line" on page 12

### **Assembler Overview**

The Solaris x86 assembler as translates Solaris x86 assembly language into Executable and Linking Format (ELF) relocatable object files that can be linked with other object files to create an executable file or a shared object file. (See Chapter 7, "Object File Format," in *Linker and Libraries Guide*, for a complete discussion of ELF object file format.) The assembler supports macro processing by the C preprocessor (cpp) or the m4 macro processor. The assembler supports the instruction sets of the following CPUs:

Intel 8086/8088 processors
Intel 286 processor
Intel386 processor
Intel486 processor
Intel Pentium processor
Intel Pentium Pro processor
Intel Pentium II processor
Pentium II Xeon processor
Intel Celeron processor
Intel Pentium III processor
Pentium III Xeon processor
Advanced Micro Devices Athlon processor
Advanced Micro Devices Opteron processor

### Syntax Differences Between x86 Assemblers

There is no standard assembly language for the x86 architecture. Vendor implementations of assemblers for the x86 architecture instruction sets differ in syntax and functionality. The syntax of the Solaris x86 assembler is compatible with the syntax of the assembler distributed with earlier releases of the UNIX operating system (this syntax is sometimes termed "AT&T syntax"). Developers familiar with other assemblers derived from the original UNIX assemblers, such as the Free Software Foundation's gas, will find the syntax of the Solaris x86 assembler very straightforward.

However, the syntax of x86 assemblers distributed by Intel and Microsoft (sometimes termed "Intel syntax") differs significantly from the syntax of the Solaris x86 assembler. These differences are most pronounced in the handling of instruction operands:

- The Solaris and Intel assemblers use the opposite order for source and destination operands.
- The Solaris assembler specifies the size of memory operands by adding a suffix to the instruction mnemonic, while the Intel assembler prefixes the memory operands.
- The Solaris assembler prefixes immediate operands with a dollar sign (\$) (ASCII 0x24), while the Intel assembler does not delimit immediate operands.

See Chapter 2, "Solaris x86 Assembly Language Syntax," for additional differences between x86 assemblers.

### **Assembler Command Line**

During the translation of higher-level languages such as C and Fortran, the compilers might invoke as using the alias fbe ("Fortran back end"). You can invoke the assembler manually from the shell command line with either name, as or fbe. See the as(1) man page for the definitive discussion of command syntax and command line options.



# Solaris x86 Assembly Language Syntax

This chapter documents the syntax of the Solaris x86 assembly language.

- "Lexical Conventions" on page 13
- "Instructions, Operands, and Addressing" on page 17
- "Assembler Directives" on page 19

### **Lexical Conventions**

This section discusses the lexical conventions of the Solaris x86 assembly language.

#### **Statements**

An x86 assembly language program consists of one or more files containing *statements*. A *statement* consists of *tokens* separated by *whitespace* and terminated by either a newline character (ASCII 0x0A) or a semicolon (;) (ASCII 0x3B). *Whitespace* consists of spaces (ASCII 0x20), tabs (ASCII 0x09), and formfeeds (ASCII 0x0B) that are not contained in a string or comment. More than one statement can be placed on a single input line provided that each statement is terminated by a semicolon. A statement can consist of a *comment*. *Empty statements*, consisting only of whitespace, are allowed.

#### **Comments**

A *comment* can be appended to a statement. The comment consists of the slash character (/) (ASCII 0x2F) followed by the text of the comment. The comment is terminated by the newline that terminates the statement.

#### Labels

A *label* can be placed at the beginning of a statement. During assembly, the label is assigned the current value of the active location counter and serves as an instruction operand. There are two types of lables: *symbolic* and *numeric*.

#### Symbolic Labels

A *symbolic* label consists of an *identifier* (or *symbol*) followed by a colon (:) (ASCII 0x3A). Symbolic labels must be defined only once. Symbolic labels have *global* scope and appear in the object file's symbol table.

Symbolic labels with identifiers beginning with a period (.) (ASCII 0x2E) are considered to have *local* scope and are not included in the object file's symbol table.

#### **Numeric Labels**

A *numeric* label consists of a single digit in the range zero (0) through nine (9) followed by a colon (:). Numeric labels are used only for local reference and are not included in the object file's symbol table. Numeric labels have limited scope and can be redefined repeatedly.

When a numeric label is used as a reference (as an instruction operand, for example), the suffixes b ("backward") or f ("forward") should be added to the numeric label. For numeric label N, the reference Nb refers to the nearest label N defined *before* the reference, and the reference Nf refers to the nearest label N defined *after* the reference. The following example illustrates the use of numeric labels:

```
/ define numeric label "1"
1:
            / define symbolic label "one"
one:
/ ... assembler code ...
      1f
            / jump to first numeric label "1" defined
jmp
            / after this instruction
            / (this reference is equivalent to label "two")
            / jump to last numeric label "1" defined
jmp
            / before this instruction
            / (this reference is equivalent to label "one")
            / redefine label "1"
1:
            / define symbolic label "two"
two:
            / jump to last numeric label "1" defined
jmp
      1b
            / before this instruction
            / (this reference is equivalent to label "two")
```

### **Tokens**

There are five classes of tokens:

- Identifiers (symbols)
- Keywords
- Numerical constants
- String Constants
- Operators

#### **Identifiers**

An *identifier* is an arbitrarily-long sequence of letters and digits. The first character must be a letter; the underscore (\_) (ASCII 0x5F) and the period (.) (ASCII 0x2E) are considered to be letters. Case is significant: uppercase and lowercase letters are different.

#### **Keywords**

Keywords such as x86 instruction mnemonics ("opcodes") and assembler directives are reserved for the assembler and should not be used as identifiers. See Chapter 3, "Instruction Set Mapping," for a list of the Solaris x86 mnemonics. See "Assembler Directives" on page 19 for the list of as assembler directives.

#### **Numerical Constants**

Numbers in the x86 architecture can be *integers* or *floating point*. Integers can be *signed* or *unsigned*, with signed integers represented in two's complement representation. Floating-point numbers can be: single-precision floating-point; double-precision floating-point; and double-extended precision floating-point.

### **Integer Constants**

*Integers* can be expressed in several bases:

- **Decimal.** Decimal integers begin with a non-zero digit followed by zero or more decimal digits (0–9).
- Binary. Binary integers begin with "0b" or "0B" followed by zero or more binary digits (0, 1).
- Octal. Octal integers begin with zero (0) followed by zero or more octal digits (0–7).
- **Hexadecimal.** Hexadecimal integers begin with "0x" or "0X" followed by one or more hexadecimal digits (0–9, A–F). Hexadecimal digits can be either uppercase or lowercase.

#### **Floating Point Constants**

*Floating point* constants have the following format:

- **Sign** (optional) either plus (+) or minus (–)
- **Integer** (optional) zero or more decimal digits (0–9)
- Fraction (optional) decimal point (.) followed by zero or more decimal digits
- Exponent (optional) the letter "e" or "E", followed by an optional sign (plus or minus), followed by one or more decimal digits (0–9)

A valid floating point constant must have either an integer part or a fractional part.

### **String Constants**

A *string* constant consists of a sequence of characters enclosed in double quotes (") (ASCII 0x22). To include a double-quote character ("), single-quote character ('), or backslash character (\) within a string, precede the character with a backslash (\) (ASCII 0x5C). A character can be expressed in a string as its ASCII value in octal preceded by a backslash (for example, the letter "J" could be expressed as "\112"). The assembler accepts the following escape sequences in strings:

| Escape Sequence | Character Name  | ASCII Value (hex) |  |
|-----------------|-----------------|-------------------|--|
| \n              | newline         | 0A                |  |
| \r              | carriage return | 0D                |  |
| \b              | backspace       | 08                |  |
| \t              | horizontal tab  | 09                |  |
| \f              | form feed       | 0C                |  |
| \v              | vertical tab    | 0B                |  |

#### Operators

The assembler supports the following operators for use in expressions. Operators have no assigned precedence. Expressions can be grouped in square brackets ([]) to establish precedence.

- + Addition
- Subtraction
- **\\*** Multiplication
- \/ Division
- & Bitwise logical AND

- | Bitwise logical OR
- >> Shift right
- << Shift left
- \% Remainder
- ! Bitwise logical AND NOT
- Bitwise logical XOR

**Note** – The asterisk (\*), slash (/), and percent sign (%) characters are overloaded. When used as operators in an expression, these characters must be preceded by the backslash character (\).

### Instructions, Operands, and Addressing

*Instructions* are operations performed by the CPU. *Operands* are entities operated upon by the instruction. *Addresses* are the locations in memory of specified data.

### **Instructions**

An *instruction* is a statement that is executed at runtime. An x86 instruction statement can consist of four parts:

- Label (optional)
- Instruction (required)
- Operands (instruction specific)
- Comment (optional)

See "Statements" on page 13 for the description of labels and comments.

The terms *instruction* and *mnemonic* are used interchangeably in this document to refer to the names of x86 instructions. Although the term *opcode* is sometimes used as a synonym for *instruction*, this document reserves the term *opcode* for the hexadecimal representation of the instruction value.

For most instructions, the Solaris x86 assembler mnemonics are the same as the Intel or AMD mnemonics. However, the Solaris x86 mnemonics might appear to be different because the Solaris mnemonics are suffixed with a one-character modifier that specifies the size of the instruction operands. That is, the Solaris assembler derives its operand type information from the instruction name and the suffix. If a mnemonic is specified with no type suffix, the operand type defaults to long. Possible operand types and their instruction suffixes are:

- b Byte (8-bit)
- w Word (16-bit)
- l Long (32-bit) (default)
- q Quadword (64-bit)

The assembler recognizes the following suffixes for x87 floating-point instructions:

[no suffix] Instruction operands are registers only

l ("long") Instruction operands are 64-bit s ("short") Instruction operands are 32-bit

See Chapter 3, "Instruction Set Mapping," for a mapping between Solaris x86 assembly language mnemonics and the equivalent Intel or AMD mnemonics.

### **Operands**

An x86 instruction can have zero to three operands. Operands are separated by commas (,) (ASCII 0x2C). For instructions with two operands, the first (lefthand) operand is the *source* operand, and the second (righthand) operand is the *destination* operand (that is,  $source \rightarrow destination$ ).

**Note** – The Intel assembler uses the opposite order (*destination*←*source*) for operands.

Operands can be *immediate* (that is, constant expressions that evaluate to an inline value), *register* (a value in the processor number registers), or *memory* (a value stored in memory). An *indirect* operand contains the address of the actual operand value. Indirect operands are specified by prefixing the operand with an asterisk (\*) (ASCII 0x2A). Only jump and call instructions can use indirect operands.

- *Immediate* operands are prefixed with a dollar sign (\$) (ASCII 0x24)
- Register names are prefixed with a percent sign (%) (ASCII 0x25)
- Memory operands are specified either by the name of a variable or by a register that contains the address of a variable. A variable name implies the address of a variable and instructs the computer to reference the contents of memory at that address. Memory references have the following syntax:
  - segment: offset(base, index, scale).
  - Segment is any of the x86 architecture segment registers. Segment is optional: if specified, it must be separated from offset by a colon (:). If segment is omitted, the value of %ds (the default segment register) is assumed.

- Offset is the displacement from segment of the desired memory value. Offset is optional.
- Base and index can be any of the general 32-bit number registers.
- *Scale* is a factor by which *index* is to be multipled before being added to *base* to specify the address of the operand. *Scale* can have the value of 1, 2, 4, or 8. If *scale* is not specified, the default value is 1.

Some examples of memory addresses are:

movl var, %eax Move the contents of memory location var

into number register %eax.

movl %cs:var, %eax Move the contents of memory location var

in the code segment (register %cs) into

number register %eax.

movl \$var, %eax Move the address of var into number

register %eax.

movl array base(%esi), %eax Add the address of memory location

array\_base to the contents of number register %esi to determine an address in memory. Move the contents of this address

into number register %eax.

movl (%ebx, %esi, 4), %eax Multiply the contents of number register

%esi by 4 and add the result to the contents of number register %ebx to produce a memory reference. Move the contents of this memory location into number register

%eax.

movl struct\_base(%ebx, %esi, 4), %eax Multiply the contents of number register

%esi by 4, add the result to the contents of number register %ebx, and add the result to the address of struct\_base to produce an address. Move the contents of this address

into number register %eax.

### **Assembler Directives**

*Directives* are commands that are part of the assembler syntax but are not related to the x86 processor instruction set. All assembler directives begin with a period (.) (ASCII 0x2E).

#### .align integer, pad

The .align directive causes the next data generated to be aligned modulo *integer* bytes. *Integer* must be a positive integer expression and must be a power of 2. If specified, *pad* is an integer bye value used for padding. The default value of *pad* for the text section is 0x90 (nop); for other sections, the default value of *pad* is zero (0).

#### .ascii "string"

The .ascii directive places the characters in *string* into the object module at the current location but does *not* terminate the string with a null byte (0). *String* must be enclosed in double quotes (") (ASCII 0x22). The .ascii directive is not valid for the .bss section.

#### .bcd integer

The . bcd directive generates a packed decimal (80-bit) value into the current section. The . bcd directive is not valid for the . bcs section.

#### .bss

The .bss directive changes the current section to .bss.

#### .bss symbol, integer

Define *symbol* in the .bss section and add *integer* bytes to the value of the location counter for .bss. When issued with arguments, the .bss directive does not change the current section to .bss. *Integer* must be positive.

#### .byte byte1, byte2, ..., byteN

The .byte directive generates initialized bytes into the current section. The .byte directive is not valid for the .bss section. Each *byte* must be an 8-bit value.

- . 2byte *expression1*, *expression2*, ..., *expressionN*Refer to the description of the .value directive.
- .4byte *expression1*, *expression2*, ..., *expressionN* Refer to the description of the .long directive.
- .8byte *expression1*, *expression2*, ..., *expressionN* Refer to the description of the .quad directive.

#### .comm name, size, alignment

The . comm directive allocates storage in the data section. The storage is referenced by the identifier *name*. *Size* is measured in bytes and must be a positive integer. *Name* cannot be predefined. *Alignment* is optional. If *alignment* is specified, the address of *name* is aligned to a multiple of *alignment*.

#### .data

The .data directive changes the current section to .data.

#### .double *float*

The .double directive generates a double-precision floating-point constant into the current section. The .double directive is not valid for the .bss section.

#### .even

The . even directive aligns the current program counter (.) to an even boundary.

#### .ext expression1, expression2, ..., expressionN

The .ext directive generates an 80387 80-bit floating point constant for each *expression* into the current section. The .ext directive is not valid for the .bss section.

#### .file "string"

The .file directive creates a symbol table entry where *string* is the symbol name and STT\_FILE is the symbol table type. *String* specifies the name of the source file associated with the object file.

#### .float float

The .float directive generates a single-precision floating-point constant into the current section. The .float directive is not valid in the .bss section.

#### .globl symbol1, symbol2, ..., symbolN

The .globl directive declares each *symbol* in the list to be *global*. Each symbol is either defined externally or defined in the input file and accessible in other files. Default bindings for the symbol are overridden. A global symbol definition in one file satisfies an undefined reference to the same global symbol in another file. Multiple definitions of a defined global symbol are not allowed. If a defined global symbol has more than one definition, an error occurs. The .globl directive only declares the symbol to be global in scope, it does not define the symbol.

#### .group group, section, #comdat

The .group directive adds *section* to a COMDAT *group*. Refer to "COMDAT Section" in *Linker and Libraries Guide* for additional information about COMDAT.

#### .hidden symbol1, symbol2, ..., symbolN

The .hidden directive declares each *symbol* in the list to have *hidden* linker scoping. All references to *symbol* within a dynamic module bind to the definition within that module. *Symbol* is not visible outside of the module.

#### .ident "string"

The .ident directive creates an entry in the .comment section containing *string*. *String* is any sequence of characters, not including the double quote ("). To include the double quote character within a string, precede the double quote character with a backslash (\) (ASCII 0x5C).

#### .lcomm name, size, alignment

The .lcomm directive allocates storage in the .bss section. The storage is referenced by the symbol *name*, and has a size of *size* bytes. *Name* cannot be predefined, and *size* must be a positive integer. If *alignment* is specified, the address of *name* is aligned to a multiple of *alignment* bytes. If *alignment* is not specified, the default alignment is 4 bytes.

#### .local symbol1, symbol2, ..., symbolN

The .local directive declares each *symbol* in the list to be *local*. Each symbol is defined in the input file and not accessible to other files. Default bindings for the symbols are overridden. Symbols declared with the .local directive take precedence over *weak* and *global* symbols. (See "Symbol Table Section" in *Linker and Libraries Guide* for a description of global and

weak symbols.) Because local symbols are not accessible to other files, local symbols of the same name may exist in multiple files. The .local directive only declares the symbol to be local in scope, it does not define the symbol.

#### .long expression1, expression2, ..., expressionN

The .long directive generates a long integer (32-bit, two's complement value) for each *expression* into the current section. Each *expression* must be a 32-bit value and must evaluate to an integer value. The .long directive is not valid for the .bss section.

#### .popsection

The .popsection directive pops the top of the section stack and continues processing of the popped section.

#### .previous

The .previous directive continues processing of the previous section.

#### .pushsection section

The .pushsection directive pushes the specified section onto the section stack and switches to another section.

#### .quad expression1, expression2, ..., expressionN

The . quad directive generates an initialized word (64-bit, two's complement value) for each *expression* into the current section. Each *expression* must be a 64-bit value, and must evaluate to an integer value. The . quad directive is not valid for the . bss section.

#### . rel symbol@ type

The .rel directive generates the specified relocation entry *type* for the specified *symbol*. The .lit directive supports TLS (thread-local storage). Refer to Chapter 8, "Thread-Local Storage," in *Linker and Libraries Guide* for additional information about TLS.

#### .section section, attributes

The . section directive makes *section* the current section. If *section* does not exist, a new section with the specified name and attributes is created. If *section* is a non-reserved section, *attributes* must be included the first time *section* is specified by the . section directive.

#### .set symbol, expression

The . set directive assigns the value of *expression* to *symbol*. *Expression* can be any legal expression that evaluates to a numerical value.

#### .skip integer, value

While generating values for any data section, the .skip directive causes *integer* bytes to be skipped over, or, optionally, filled with the specified *value*.

#### .sleb128 expression

The . sleb128 directive generates a signed, little-endian, base 128 number from expression.

#### .string "string"

The .string directive places the characters in *string* into the object module at the current location and terminates the string with a null byte (\0). *String* must be enclosed in double quotes (") (ASCII 0x22). The .string directive is not valid for the .bss section.

#### .symbolic symbol1, symbol2, ..., symbolN

The . symbolic directive declares each *symbol* in the list to have *symbolic* linker scoping. All references to *symbol* within a dynamic module bind to the definition within that module. Outside of the module, *symbol* is treated as global.

#### .tbss

The .tbss directive changes the current section to .tbss. The .tbss section contains uninitialized TLS data objects that will be initialized to zero by the runtime linker.

#### .tcomm

The . tcomm directive defines a TLS common block.

#### .tdata

The .tdata directive changes the current section to .tdata. The .tdata section contains the initialization image for initialized TLS data objects.

#### .text

The .text directive defines the current section as .text.

#### .uleb128 expression

The .uleb128 directive generates an unsigned, little-endian, base 128 number from *expression*.

#### .value expression1, expression2, ..., expressionN

The .value directive generates an initialized word (16-bit, two's complement value) for each *expression* into the current section. Each *expression* must be a 16-bit integer value. The .value directive is not valid for the .bss section.

#### .weak symbol1, symbol2, ..., symbolN

The .weak directive declares each *symbol* in the argument list to be defined either externally or in the input file and accessible to other files. Default bindings of the symbol are overridden by the .weak directive. A *weak* symbol definition in one file satisfies an undefined reference to a global symbol of the same name in another file. Unresolved *weak* symbols have a default value of zero. The link editor does not resolve these symbols. If a *weak* symbol has the same name as a defined *global* symbol, the weak symbol is ignored and no error results. The .weak directive does not define the symbol.

#### .zero expression

While filling a data section, the .zero directive fills the number of bytes specified by *expression* with zero (0).



# **Instruction Set Mapping**

This chapter provides a general mapping between the Solaris x86 assembly language mnemonics and the Intel or Advanced Micro Devices (AMD) mnemonics.

- "Instruction Overview" on page 25
- "General-Purpose Instructions" on page 26
- "Floating-Point Instructions" on page 40
- "SIMD State Management Instructions" on page 46
- "MMX Instructions" on page 46
- "SSE Instructions" on page 51
- "SSE2 Instructions" on page 59
- "Operating System Support Instructions" on page 68
- "64-Bit AMD Opteron Considerations" on page 70

### **Instruction Overview**

It is beyond the scope of this manual to document the x86 architecture instruction set. This chapter provides a general mapping between the Solaris x86 assembly language mnemonics and the Intel or AMD mnemonics to enable you to refer to your vendor's documentation for detailed information about a specific instruction. Instructions are grouped by functionality in tables with the following sections:

- Solaris mnemonic
- Intel/AMD mnemonic
- Description (short)
- Notes

For certain Solaris mnemonics, the allowed data type suffixes for that mnemonic are indicated in braces ({}) following the mnemonic. For example, bswap{lq} indicates that the following mnemonics are valid: bswap, bswapl (which is the default and equivalent to bswap), and bswapq. See "Instructions" on page 17 for information on data type suffixes.

To locate a specific Solaris x86 mnemonic, look up the mnemonic in the index.

# **General-Purpose Instructions**

The general-purpose instructions perform basic data movement, memory addressing, arithmetic and logical operations, program flow control, input/output, and string operations on integer, pointer, and BCD data types.

### **Data Transfer Instructions**

The data transfer instructions move data between memory and the general-purpose and segment registers, and perform operations such as conditional moves, stack access, and data conversion.

TABLE 3-1 Data Transfer Instructions

| Solaris Mnemonic                     | Intel/AMD Mnemonic | Description                        | Notes                                    |
|--------------------------------------|--------------------|------------------------------------|------------------------------------------|
| bswap{lq}                            | BSWAP              | byte swap                          | bswapq valid only under<br>-xarch=amd64  |
| cbtw                                 | CBW                | convert byte to word               |                                          |
| cltd                                 | CDQ                | convert doubleword to quadword     | %eax → %edx:%eax                         |
| cltq                                 | CDQE               | convert doubleword to              | %eax → %rax                              |
|                                      |                    | quadword                           | cltq valid only under<br>-xarch=amd64    |
| <pre>cmova{wlq}, cmov{wlq}.a</pre>   | CMOVA              | conditional move if above          | cmovaq valid only under<br>-xarch=amd64  |
| <pre>cmovae{wlq}, cmov{wlq}.ae</pre> | CMOVAE             | conditional move if above or equal | cmovaeq valid only under<br>-xarch=amd64 |
| <pre>cmovb{wlq}, cmov{wlq}.b</pre>   | CMOVB              | conditional move if below          | cmovbq valid only under<br>-xarch=amd64  |
| <pre>cmovbe{wlq}, cmov{wlq}.be</pre> | CMOVBE             | conditional move if below or equal | cmovbeq valid only under<br>-xarch=amd64 |
| <pre>cmovc{wlq}, cmov{wlq}.c</pre>   | CMOVC              | conditional move if carry          | cmovcq valid only under<br>-xarch=amd64  |
| <pre>cmove{wlq}, cmov{wlq}.e</pre>   | CMOVE              | conditional move if equal          | cmoveq valid only under -xarch=amd64     |
| <pre>cmovg{wlq}, cmov{wlq}.g</pre>   | CMOVG              | conditional move if greater        | cmovgq valid only under<br>-xarch=amd64  |

 TABLE 3-1
 Data Transfer Instructions
 (Continued)

| Solaris Mnemonic                       | Intel/AMD Mnemonic | Description                                 | Notes                                     |
|----------------------------------------|--------------------|---------------------------------------------|-------------------------------------------|
| <pre>cmovge{wlq}, cmov{wlq}.ge</pre>   | CMOVGE             | conditional move if greater or equal        | cmovgeq valid only under<br>-xarch=amd64  |
| <pre>cmovl{wlq}, cmov{wlq}.l</pre>     | CMOVL              | conditional move if less                    | cmovlq valid only under<br>-xarch=amd64   |
| <pre>cmovle{wlq}, cmov{wlq}.le</pre>   | COMVLE             | conditional move if less or equal           | cmovleq valid only under<br>-xarch=amd64  |
| <pre>cmovna{wlq}, cmov{wlq}.na</pre>   | CMOVNA             | conditional move if not above               | cmovnaq valid only under<br>-xarch=amd64  |
| <pre>cmovnae{wlq}, cmov{wlq}.nae</pre> | CMOVNAE            | conditional move if not above or equal      | cmovnaeq valid only<br>under -xarch=amd64 |
| <pre>cmovnb{wlq}, cmov{wlq}.nb</pre>   | CMOVNB             | conditional move if not below               | cmovnbq valid only under<br>-xarch=amd64  |
| <pre>cmovnbe{wlq}, cmov{wlq}.nbe</pre> | CMOVNBE            | conditional move if not below or equal      | cmovnbeq valid only under -xarch=amd64    |
| <pre>cmovnc{wlq}, cmov{wlq}.nc</pre>   | CMOVNC             | conditional move if not carry               | cmovncq valid only under<br>-xarch=amd64  |
| <pre>cmovne{wlq}, cmov{wlq}.ne</pre>   | CMOVNE             | conditional move if not equal               | cmovneq valid only under<br>-xarch=amd64  |
| <pre>cmovng{wlq}, cmov{wlq}.ng</pre>   | CMOVNG             | conditional move if greater                 | cmovngq valid only under<br>-xarch=amd64  |
| <pre>cmovnge{wlq}, cmov{wlq}.nge</pre> | CMOVNGE            | conditional move if not greater or equal    | cmovngeq valid only<br>under -xarch=amd64 |
| <pre>cmovnl{wlq}, cmov{wlq}.nl</pre>   | CMOVNL             | conditional move if not less                | cmovnlq valid only under<br>-xarch=amd64  |
| <pre>cmovnle{wlq}, cmov{wlq}.nle</pre> | CMOVNLE            | conditional move if not above or equal      | cmovnleq valid only<br>under -xarch=amd64 |
| <pre>cmovno{wlq}, cmov{wlq}.no</pre>   | CMOVNO             | conditional move if not overflow            | cmovnoq valid only under<br>-xarch=amd64  |
| <pre>cmovnp{wlq}, cmov{wlq}.np</pre>   | CMOVNP             | conditional move if not parity              | cmovnpq valid only under<br>-xarch=amd64  |
| <pre>cmovns{wlq}, cmov{wlq}.ns</pre>   | CMOVNS             | conditional move if not sign (non-negative) | cmovnsq valid only under -xarch=amd64     |
| <pre>cmovnz{wlq}, cmov{wlq}.nz</pre>   | CMOVNZ             | conditional move if not zero                | cmovnzq valid only under -xarch=amd64     |

TABLE 3-1 Data Transfer Instructions (Continued)

| Solaris Mnemonic                     | Intel/AMD Mnemonic | Description                                                                                              | Notes                                               |
|--------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| <pre>cmovo{wlq}, cmov{wlq}.o</pre>   | CMOVO              | conditional move if overflow                                                                             | cmovoq valid only under<br>-xarch=amd64             |
| <pre>cmovp{wlq}, cmov{wlq}.p</pre>   | CMOVP              | conditional move if parity                                                                               | cmovpq valid only under<br>-xarch=amd64             |
| <pre>cmovpe{wlq}, cmov{wlq}.pe</pre> | CMOVPE             | conditional move if parity even                                                                          | cmovpeq valid only under<br>-xarch=amd64            |
| <pre>cmovpo{wlq}, cmov{wlq}.po</pre> | CMOVPO             | conditional move if parity odd                                                                           | cmovpoq valid only under<br>-xarch=amd64            |
| <pre>cmovs{wlq}, cmov{wlq}.s</pre>   | CMOVS              | conditional move if sign (negative)                                                                      | cmovsq valid only under<br>-xarch=amd64             |
| cmovz{wlq},<br>cmov{wlq}.z           | CMOVZ              | conditional move if zero                                                                                 | cmovzq valid only under<br>-xarch=amd64             |
| cmpxchg{bwlq}                        | CMPXCHG            | compare and exchange                                                                                     | cmpxchgq valid only<br>under -xarch=amd64           |
| cmpxchg8b                            | CMPXCHG8B          | compare and exchange 8 bytes                                                                             |                                                     |
| cqtd                                 | CQO                | convert quadword to octword                                                                              | %rax → %rdx:%rax cqtd valid only under -xarch=amd64 |
| cqto                                 | CQO                | convert quadword to octword                                                                              | %rax → %rdx:%rax cqto valid only under -xarch=amd64 |
| cwtd                                 | CWD                | convert word to doubleword                                                                               | %ax → %dx:%ax                                       |
| cwtl                                 | CWDE               | convert word to<br>doubleword in %eax<br>register                                                        | %ax → %eax                                          |
| mov{bwlq}                            | MOV                | move data between<br>immediate values, general<br>purpose registers,<br>segment registers, and<br>memory | movq valid only under<br>-xarch=amd64               |
| movabs{bwlq}                         | MOVABS             | move immediate value to register                                                                         | movabs valid only under<br>-xarch=amd64             |

 TABLE 3-1
 Data Transfer Instructions
 (Continued)

| Solaris Mnemonic     | Intel/AMD Mnemonic | Description                                         | Notes                                              |
|----------------------|--------------------|-----------------------------------------------------|----------------------------------------------------|
| movabs{bwlq}A        | MOVABS             | move immediate value to register {AL, AX, GAX, RAX} | movabs valid only under<br>-xarch=amd64            |
| movsb{wlq},movsw{lq} | MOVSX              | move and sign extend                                | movsbq and movswq valid<br>only under -xarch=amd64 |
| movzb{wlq},movzw{lq} | MOVZX              | move and zero extend                                | movzbq and movzwq valid<br>only under -xarch=amd64 |
| pop{wlq}             | POP                | pop stack                                           | popq valid only under<br>-xarch=amd64              |
| popaw                | РОРА               | pop general-purpose<br>registers from stack         | popawinvalid under<br>-xarch=amd64                 |
| popal, popa          | POPAD              | pop general-purpose<br>registers from stack         | invalid under<br>-xarch=amd64                      |
| push{wlq}            | PUSH               | push onto stack                                     | pushq valid only under<br>-xarch=amd64             |
| pushaw               | PUSHA              | push general-purpose<br>registers onto stack        | pushawinvalidunder<br>-xarch=amd64                 |
| pushal, pusha        | PUSHAD             | push general-purpose<br>registers onto stack        | invalid under<br>-xarch=amd64                      |
| xadd{bwlq}           | XADD               | exchange and add                                    | xaddq valid only under<br>-xarch=amd64             |
| xchg{bwlq}           | XCHG               | exchange                                            | xchgq valid only under<br>-xarch=amd64             |
| xchg{bwlq}A          | XCHG               | exchange                                            | xchgqA valid only under<br>-xarch=amd64            |

# **Binary Arithmetic Instructions**

The binary arithmetic instructions perform basic integer computions on operands in memory or the general-purpose registers.

TABLE 3-2 Binary Arithmetic Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description    | Notes                                 |
|------------------|--------------------|----------------|---------------------------------------|
| adc{bwlq}        | ADC                | add with carry | adcq valid only under<br>-xarch=amd64 |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description          | Notes                                 |
|------------------|--------------------|----------------------|---------------------------------------|
| add{bwlq}        | ADD                | integer add          | addq valid only under<br>-xarch=amd64 |
| cmp{bwlq}        | СМР                | compare              | cmpq valid only under -xarch=amd64    |
| dec{bwlq}        | DEC                | decrement            | decq valid only under<br>-xarch=amd64 |
| div{bwlq}        | DIV                | divide (unsigned)    | divq valid only under -xarch=amd64    |
| idiv{bwlq}       | IDIV               | divide (signed)      | idivq valid only under -xarch=amd64   |
| imul{bwlq}       | IMUL               | multiply (signed)    | imulq valid only under -xarch=amd64   |
| inc{bwlq}        | INC                | increment            | incq valid only under -xarch=amd64    |
| mul{bwlq}        | MUL                | multiply (unsigned)  | mulq valid only under<br>-xarch=amd64 |
| neg{bwlq}        | NEG                | negate               | negq valid only under<br>-xarch=amd64 |
| sbb{bwlq}        | SBB                | subtract with borrow | sbbq valid only under<br>-xarch=amd64 |
| sub{bwlq}        | SUB                | subtract             | subq valid only under<br>-xarch=amd64 |

### **Decimal Arithmetic Instructions**

The decimal arithmetic instructions perform decimal arithmetic on binary coded decimal (BCD) data.

TABLE 3-3 Decimal Arithmetic Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                  | Notes                         |
|------------------|--------------------|------------------------------|-------------------------------|
| aaa              | AAA                | ASCII adjust after addition  | invalid under<br>-xarch=amd64 |
| aad              | AAD                | ASCII adjust before division | invalid under<br>-xarch=amd64 |

| TABLE 3-3 Decimal Arithmetic Instructions (Continued) |                    |                                   |                               |  |
|-------------------------------------------------------|--------------------|-----------------------------------|-------------------------------|--|
| Solaris Mnemonic                                      | Intel/AMD Mnemonic | Description                       | Notes                         |  |
| aam                                                   | AAM                | ASCII adjust after multiplication | invalid under<br>-xarch=amd64 |  |
| aas                                                   | AAS                | ASCII adjust after subtraction    | invalid under<br>-xarch=amd64 |  |
| daa                                                   | DAA                | decimal adjust after addition     | invalid under<br>-xarch=amd64 |  |
| das                                                   | DAS                | decimal adjust after subtraction  | invalid under<br>-xarch=amd64 |  |

# **Logical Instructions**

The logical instructions perform basic logical operations on their operands.

TABLE 3-4 Logical Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                     | Notes                                 |
|------------------|--------------------|---------------------------------|---------------------------------------|
| and{bwlq}        | AND                | bitwise logical AND             | andq valid only under<br>-xarch=amd64 |
| not{bwlq}        | NOT                | bitwise logical NOT             | notq valid only under<br>-xarch=amd64 |
| or{bwlq}         | OR                 | bitwise logical OR              | orq valid only under<br>-xarch=amd64  |
| xor{bwlq}        | XOR                | bitwise logical exclusive<br>OR | xorq valid only under<br>-xarch=amd64 |

### **Shift and Rotate Instructions**

The shift and rotate instructions shift and rotate the bits in their operands.

TABLE 3-5 Shift and Rotate Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                | Notes                                 |
|------------------|--------------------|----------------------------|---------------------------------------|
| rcl{bwlq}        | RCL                | rotate through carry left  | rclq valid only under<br>-xarch=amd64 |
| rcr{bwlq}        | RCR                | rotate through carry right | rcrq valid only under<br>-xarch=amd64 |

| TABLE 3-5 | Shift and Rotate Instructions | (Continued) |
|-----------|-------------------------------|-------------|
|           |                               |             |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description            | Notes                                  |
|------------------|--------------------|------------------------|----------------------------------------|
| rol{bwlq}        | ROL                | rotate left            | rolq valid only under -xarch=amd64     |
| ror{bwlq}        | ROR                | rotate right           | rorq valid only under -xarch=amd64     |
| sal{bwlq}        | SAL                | shift arithmetic left  | salq valid only under<br>-xarch=amd64  |
| sar{bwlq}        | SAR                | shift arithmetic right | sarq valid only under<br>-xarch=amd64  |
| shl{bwlq}        | SHL                | shift logical left     | shlq valid only under -xarch=amd64     |
| shld{bwlq}       | SHLD               | shift left double      | shldq valid only under<br>-xarch=amd64 |
| shr{bwlq}        | SHR                | shift logical right    | shrq valid only under<br>-xarch=amd64  |
| shrd{bwlq}       | SHRD               | shift right double     | shrdq valid only under<br>-xarch=amd64 |

# **Bit and Byte Instructions**

The bit instructions test and modify individual bits in operands. The byte instructions set the value of a byte operand to indicate the status of flags in the \*eflags register.

TABLE 3-6 Bit and Byte Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description             | Notes                                 |
|------------------|--------------------|-------------------------|---------------------------------------|
| bsf{wlq}         | BSF                | bit scan forward        | bsfq valid only under<br>-xarch=amd64 |
| bsr{wlq}         | BSR                | bit scan reverse        | bsrq valid only under<br>-xarch=amd64 |
| bt{wlq}          | ВТ                 | bit test                | btq valid only under<br>-xarch=amd64  |
| btc{wlq}         | втс                | bit test and complement | btcq valid only under<br>-xarch=amd64 |
| btr{wlq}         | BTR                | bit test and reset      | btrq valid only under<br>-xarch=amd64 |

| TABLE 3-6 | Bit and B | yte Instructions | (Continued) |
|-----------|-----------|------------------|-------------|
|-----------|-----------|------------------|-------------|

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                            | Notes                                 |
|------------------|--------------------|----------------------------------------|---------------------------------------|
| bts{wlq}         | BTS                | bit test and set                       | btsq valid only under<br>-xarch=amd64 |
| seta             | SETA               | set byte if above                      |                                       |
| setae            | SETAE              | set byte if above or equal             |                                       |
| setb             | SETB               | set byte if below                      |                                       |
| setbe            | SETBE              | set byte if below or equal             |                                       |
| setc             | SETC               | set byte if carry                      |                                       |
| sete             | SETE               | set byte if equal                      |                                       |
| setg             | SETG               | set byte if greater                    |                                       |
| setge            | SETGE              | set byte if greater or equal           |                                       |
| setl             | SETL               | set byte if less                       |                                       |
| setle            | SETLE              | set byte if less or equal              |                                       |
| setna            | SETNA              | set byte if not above                  |                                       |
| setnae           | SETNAE             | set byte if not above or equal         |                                       |
| setnb            | SETNB              | set byte if not below                  |                                       |
| setnbe           | SETNBE             | set byte if not below or equal         |                                       |
| setnc            | SETNC              | set byte if not carry                  |                                       |
| setne            | SETNE              | set byte if not equal                  |                                       |
| setng            | SETNG              | set byte if not greater                |                                       |
| setnge           | SETNGE             | set byte if not greater or equal       |                                       |
| setnl            | SETNL              | set byte if not less                   |                                       |
| setnle           | SETNLE             | set byte if not less or equal          |                                       |
| setno            | SETNO              | set byte if not overflow               |                                       |
| setnp            | SETNP              | set byte if not parity                 |                                       |
| setns            | SETNS              | set byte if not sign<br>(non-negative) |                                       |
| setnz            | SETNZ              | set byte if not zero                   |                                       |

| TADLE 2 6 | Bit and Byte | Instructions | (Continued)   |
|-----------|--------------|--------------|---------------|
| IABLE 3-6 | DII ADO DVIE | Instructions | I COMPINITION |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                 | Notes                                  |
|------------------|--------------------|-----------------------------|----------------------------------------|
| seto             | SET0               | set byte if overflow        |                                        |
| setp             | SETP               | set byte if parity          |                                        |
| setpe            | SETPE              | set byte if parity even     |                                        |
| setpo            | SETPO              | set byte if parity odd      |                                        |
| sets             | SETS               | set byte if sign (negative) |                                        |
| setz             | SETZ               | set byte if zero            |                                        |
| test{bwlq}       | TEST               | logical compare             | testq valid only under<br>-xarch=amd64 |

### **Control Transfer Instructions**

The control transfer instructions control the flow of program execution.

TABLE 3-7 Control Transfer Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                | Notes                               |
|------------------|--------------------|----------------------------|-------------------------------------|
| bound{wl}        | BOUND              | detect value out of range  | boundwinvalid under<br>-xarch=amd64 |
| call             | CALL               | call procedure             |                                     |
| enter            | ENTER              | high-level procedure entry |                                     |
| int              | INT                | software interrupt         |                                     |
| into             | INTO               | interrupt on overflow      | invalid under<br>-xarch=amd64       |
| iret             | IRET               | return from interrupt      |                                     |
| ja               | JA                 | jump if above              |                                     |
| jae              | JAE                | jump if above or equal     |                                     |
| jb               | ЈВ                 | jump if below              |                                     |
| jbe              | JBE                | jump if below or equal     |                                     |
| jc               | JC                 | jump if carry              |                                     |
| jcxz             | JCXZ               | jump register %cx zero     |                                     |
| je               | JE                 | jump if equal              |                                     |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                        | Notes                         |
|------------------|--------------------|------------------------------------|-------------------------------|
| jecxz            | JECXZ              | jump register %ecx zero            | invalid under<br>-xarch=amd64 |
| jg               | JG                 | jump if greater                    |                               |
| jge              | JGE                | jump if greater or equal           |                               |
| jl               | JL                 | jump if less                       |                               |
| jle              | JLE                | jump if less or equal              |                               |
| jmp              | ЈМР                | jump                               |                               |
| jnae             | JNAE               | jump if not above or equal         |                               |
| jnb              | JNB                | jump if not below                  |                               |
| jnbe             | JNBE               | jump if not below or equal         |                               |
| jnc              | JNC                | jump if not carry                  |                               |
| jne              | JNE                | jump if not equal                  |                               |
| jng              | JNG                | jump if not greater                |                               |
| jnge             | JNGE               | jump if not greater or equal       |                               |
| jnl              | JNL                | jump if not less                   |                               |
| jnle             | JNLE               | jump if not less or equal          |                               |
| jno              | JNO                | jump if not overflow               |                               |
| jnp              | JNP                | jump if not parity                 |                               |
| jns              | JNS                | jump if not sign<br>(non-negative) |                               |
| jnz              | JNZ                | jump if not zero                   |                               |
| jo               | Ј0                 | jump if overflow                   |                               |
| jp               | JP                 | jump if parity                     |                               |
| jpe              | JPE                | jump if parity even                |                               |
| jpo              | JP0                | jump if parity odd                 |                               |
| js               | JS                 | jump if sign (negative)            |                               |
| jz               | JZ                 | jump if zero                       |                               |

| TABLE 3-7 | Control Trans | sfer Instructions | (Continued) |
|-----------|---------------|-------------------|-------------|
| IABLE 3-/ | Control Fran  | sier instructions | (Continuea) |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                  | Notes                                  |
|------------------|--------------------|------------------------------|----------------------------------------|
| lcall            | CALL               | call far procedure           | valid as indirect only for -xarg=amd64 |
| leave            | LEAVE              | high-level procedure exit    |                                        |
| loop             | LOOP               | loop with %ecx counter       |                                        |
| loope            | LOOPE              | loop with %ecx and equal     |                                        |
| loopne           | LOOPNE             | loop with %ecx and not equal |                                        |
| loopnz           | LOOPNZ             | loop with %ecx and not zero  |                                        |
| loopz            | LOOPZ              | loop with %ecx and zero      |                                        |
| lret             | RET                | return from far procedure    | valid as indirect only for -xarg=amd64 |
| ret              | RET                | return                       |                                        |

### **String Instructions**

The string instructions operate on strings of bytes. Operations include storing strings in memory, loading strings from memory, comparing strings, and scanning strings for substrings.

**Note** – The Solaris mnemonics for certain instructions differ slightly from the Intel/AMD mnemonics. Alphabetization of the table below is by the Solaris mnemonic. All string operations default to long (doubleword).

TABLE 3-8 String Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description               | Notes                                  |
|------------------|--------------------|---------------------------|----------------------------------------|
| cmps{q}          | CMPS               | compare string            | cmpsq valid only under<br>-xarch=amd64 |
| cmpsb            | CMPSB              | compare byte string       |                                        |
| cmpsl            | CMPSD              | compare doubleword string |                                        |
| cmpsw            | CMPSW              | compare word string       |                                        |
| lods{q}          | LODS               | load string               | lodsq valid only under<br>-xarch=amd64 |

| TABLE 3-8 String Instruction | ons (Continued)    |                            |                                         |
|------------------------------|--------------------|----------------------------|-----------------------------------------|
| Solaris Mnemonic             | Intel/AMD Mnemonic | Description                | Notes                                   |
| lodsb                        | LODSB              | load byte string           |                                         |
| lodsl                        | LODSD              | load doubleword string     |                                         |
| lodsw                        | LODSW              | load word string           |                                         |
| movs{q}                      | MOVS               | move string                | movsq valid only under<br>-xarch=amd64  |
| movsb                        | MOVSB              | move byte string           | movsb is not movsb{wlq}. See Table 3-1  |
| movsl, smovl                 | MOVSD              | move doubleword string     |                                         |
| movsw, smovw                 | MOVSW              | move word string           | movswis not movsw{lq}.<br>See Table 3-1 |
| rep                          | REP                | repeat while %ecx not zero |                                         |
| repnz                        | REPNE              | repeat while not equal     |                                         |
| repnz                        | REPNZ              | repeat while not zero      |                                         |
| repz                         | REPE               | repeat while equal         |                                         |
| repz                         | REPZ               | repeat while zero          |                                         |
| scas{q}                      | SCAS               | scan string                | scasq valid only under<br>-xarch=amd64  |
| scasb                        | SCASB              | scan byte string           |                                         |
| scasl                        | SCASD              | scan doubleword string     |                                         |
| scasw                        | SCASW              | scan word string           |                                         |
| stos{q}                      | STOS               | store string               | stosq valid only under<br>-xarch=amd64  |
| stosb                        | ST0SB              | store byte string          |                                         |
| stosl                        | STOSD              | store doubleword string    |                                         |
| stosw                        | STOSW              | store word string          |                                         |

## **I/O Instructions**

The input/output instructions transfer data between the processor's I/O ports, registers, and memory.

TABLE 3-9 I/O Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                       | Notes |
|------------------|--------------------|-----------------------------------|-------|
| in               | IN                 | read from a port                  |       |
| ins              | INS                | input string from a port          |       |
| insb             | INSB               | input byte string from port       |       |
| insl             | INSD               | input doubleword string from port |       |
| insw             | INSW               | input word string from port       |       |
| out              | OUT                | write to a port                   |       |
| outs             | OUTS               | output string to port             |       |
| outsb            | OUTSB              | output byte string to port        |       |
| outsl            | OUTSD              | output doubleword string to port  |       |
| outsw            | OUTSW              | output word string to port        |       |

## Flag Control (EFLAG) Instructions

The status flag control instructions operate on the bits in the %eflags register.

TABLE 3-10 Flag Control Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                  | Notes                                  |
|------------------|--------------------|------------------------------|----------------------------------------|
| clc              | CLC                | clear carry flag             |                                        |
| cld              | CLD                | clear direction flag         |                                        |
| cli              | CLI                | clear interrupt flag         |                                        |
| cmc              | СМС                | complement carry flag        |                                        |
| lahf             | LAHF               | load flags into %ah register |                                        |
| popfw            | POPF               | pop %eflags from stack       |                                        |
| popf{lq}         | POPFL              | pop %eflags from stack       | popfq valid only under<br>-xarch=amd64 |
| pushfw           | PUSHF              | push %eflags onto stack      |                                        |

TABLE 3–10 Flag Control Instructions (Continued)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                      | Notes                                   |
|------------------|--------------------|----------------------------------|-----------------------------------------|
| pushf{lq}        | PUSHFL             | push %eflags onto stack          | pushfq valid only under<br>-xarch=amd64 |
| sahf             | SAHF               | store %ah register into<br>flags |                                         |
| stc              | STC                | set carry flag                   |                                         |
| std              | STD                | set direction flag               |                                         |
| sti              | STI                | set interrupt flag               |                                         |

## **Segment Register Instructions**

The segment register instructions load far pointers (segment addresses) into the segment registers.

TABLE 3-11 Segment Register Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                | Notes                                        |
|------------------|--------------------|----------------------------|----------------------------------------------|
| lds{wl}          | LDS                | load far pointer using %ds | ldsl and ldsw invalid<br>under - xarch=amd64 |
| les{wl}          | LES                | load far pointer using %es | lesl and lesw invalid<br>under - xarch=amd64 |
| lfs{wl}          | LFS                | load far pointer using %fs |                                              |
| lgs{wl}          | LGS                | load far pointer using %gs |                                              |
| lss{wl}          | LSS                | load far pointer using %ss |                                              |

## **Miscellaneous Instructions**

The instructions documented in this section provide a number of useful functions.

TABLE 3-12 Miscellaneous Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description              | Notes                                 |
|------------------|--------------------|--------------------------|---------------------------------------|
| cpuid            | CPUID              | processor identification |                                       |
| lea{wlq}         | LEA                | load effective address   | leaq valid only under<br>-xarch=amd64 |
| пор              | NOP                | no operation             |                                       |

| TABLE 2 12 | Miscellaneous | Instructions | (Continued) |
|------------|---------------|--------------|-------------|
|            |               |              |             |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description              | Notes |
|------------------|--------------------|--------------------------|-------|
| ud2              | UD2                | undefined instruction    |       |
| xlat             | XLAT               | table lookup translation |       |
| xlatb            | XLATB              | table lookup translation |       |

## **Floating-Point Instructions**

The floating point instructions operate on floating-point, integer, and binary coded decimal (BCD) operands.

## **Data Transfer Instructions (Floating Point)**

The data transfer instructions move floating-point, integer, and BCD values between memory and the floating point registers.

 TABLE 3-13
 Data Transfer Instructions (Floating-Point)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                 | Notes |
|------------------|--------------------|-------------------------------------------------------------|-------|
| fbld             | FBLD               | load BCD                                                    |       |
| fbstp            | FBSTP              | store BCD and pop                                           |       |
| fcmovb           | FCMOVB             | floating-point conditional move if below                    |       |
| fcmovbe          | FCMOVBE            | floating-point conditional move if below or equal           |       |
| fcmove           | FCMOVE             | floating-point conditional move if equal                    |       |
| fcmovnb          | FCMOVNB            | floating-point conditional move if not below                |       |
| fcmovnbe         | FCMOVNBE           | floating-point conditional<br>move if not below or<br>equal |       |
| fcmovne          | FCMOVNE            | floating-point conditional move if not equal                |       |
| fcmovnu          | FCMOVNU            | floating-point conditional move if unordered                |       |

| TABLE 3-13 | Data Transfer | Instructions | (Floating-Point) | (Continued) |
|------------|---------------|--------------|------------------|-------------|
|------------|---------------|--------------|------------------|-------------|

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                  | Notes |
|------------------|--------------------|----------------------------------------------|-------|
| fcmovu           | FCMOVU             | floating-point conditional move if unordered |       |
| fild             | FILD               | load integer                                 |       |
| fist             | FIST               | store integer                                |       |
| fistp            | FISTP              | store integer and pop                        |       |
| fld              | FLD                | load floating-point value                    |       |
| fst              | FST                | store floating-point value                   |       |
| fstp             | FSTP               | store floating-point value and pop           |       |
| fxch             | FXCH               | exchange registers                           |       |

# **Basic Arithmetic Instructions (Floating-Point)**

The basic arithmetic instructions perform basic arithmetic operations on floating-point and integer operands.

 TABLE 3-14
 Basic Arithmetic Instructions (Floating-Point)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                           | Notes |
|------------------|--------------------|---------------------------------------|-------|
| fabs             | FABS               | absolute value                        |       |
| fadd             | FADD               | add floating-point                    |       |
| faddp            | FADDP              | add floating-point and pop            |       |
| fchs             | FCHS               | change sign                           |       |
| fdiv             | FDIV               | divide floating-point                 |       |
| fdivp            | FDIVP              | divide floating-point and pop         |       |
| fdivr            | FDIVR              | divide floating-point reverse         |       |
| fdivrp           | FDIVRP             | divide floating-point reverse and pop |       |
| fiadd            | FIADD              | add integer                           |       |
| fidiv            | FIDIV              | divide integer                        |       |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                             | Notes |
|------------------|--------------------|-----------------------------------------|-------|
| fidivr           | FIDIVR             | divide integer reverse                  |       |
| fimul            | FIMUL              | multiply integer                        |       |
| fisub            | FISUB              | subtract integer                        |       |
| fisubr           | FISUBR             | subtract integer reverse                |       |
| fmul             | FMUL               | multiply floating-point                 |       |
| fmulp            | FMULP              | multiply floating-point and pop         |       |
| fprem            | FPREM              | partial remainder                       |       |
| fprem1           | FPREM1             | IEEE partial remainder                  |       |
| frndint          | FRNDINT            | round to integer                        |       |
| fscale           | FSCALE             | scale by power of two                   |       |
| fsqrt            | FSQRT              | square root                             |       |
| fsub             | FSUB               | subtract floating-point                 |       |
| fsubp            | FSUBP              | subtract floating-point and pop         |       |
| fsubr            | FSUBR              | subtract floating-point reverse         |       |
| fsubrp           | FSUBRP             | subtract floating-point reverse and pop |       |
| fxtract          | FXTRACT            | extract exponent and significand        |       |

## **Comparison Instructions (Floating-Point)**

The floating-point comparison instructions operate on floating-point or integer operands.

 TABLE 3-15
 Comparison Instructions (Floating-Point)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                               | Notes |
|------------------|--------------------|-------------------------------------------|-------|
| fcom             | FCOM               | compare floating-point                    |       |
| fcomi            | FCOMI              | compare floating-point<br>and set %eflags |       |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                  | Notes |
|------------------|--------------------|--------------------------------------------------------------|-------|
| fcomip           | FCOMIP             | compare floating-point,<br>set %eflags, and pop              |       |
| fcomp            | FCOMP              | compare floating-point and pop                               |       |
| fcompp           | FCOMPP             | compare floating-point and pop twice                         |       |
| ficom            | FICOM              | compare integer                                              |       |
| ficomp           | FICOMP             | compare integer and pop                                      |       |
| ftst             | FTST               | test floating-point (compare with 0.0)                       |       |
| fucom            | FUCOM              | unordered compare<br>floating-point                          |       |
| fucomi           | FUCOMI             | unordered compare<br>floating-point and set<br>%eflags       |       |
| fucomip          | FUCOMIP            | unordered compare<br>floating-point, set<br>%eflags, and pop |       |
| fucomp           | FUCOMP             | unordered compare<br>floating-point and pop                  |       |
| fucompp          | FUCOMPP            | compare floating-point and pop twice                         |       |
| fxam             | FXAM               | examine floating-point                                       |       |

# **Transcendental Instructions (Floating-Point)**

The transcendental instructions perform trigonometric and logarithmic operations on floating-point operands.

TABLE 3–16 Transcendental Instructions (Floating-Point)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                | Notes |
|------------------|--------------------|----------------------------|-------|
| f2xm1            | F2XM1              | computes 2 <sup>x</sup> -1 |       |
| fcos             | FCOS               | cosine                     |       |
| fpatan           | FPATAN             | partial arctangent         |       |

| TABLE 2 16 | Transcandantal | Instructions | (Floating-Point) | (Continued) |
|------------|----------------|--------------|------------------|-------------|
| TABLE 3–16 | Transcendenta  | Instructions | (Floating-Point) | (Continuea) |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                         | Notes |
|------------------|--------------------|-------------------------------------|-------|
| fptan            | FPTAN              | partial tangent                     |       |
| fsin             | FSIN               | sine                                |       |
| fsincos          | FSINCOS            | sine and cosine                     |       |
| fyl2x            | FYL2X              | computes y * log <sub>2</sub> x     |       |
| fyl2xp1          | FYL2XP1            | computes y * log <sub>2</sub> (x+1) |       |

# **Load Constants (Floating-Point) Instructions**

The load constants instructions load common constants, such as  $\pi$ , into the floating-point registers.

TABLE 3-17 Load Constants Instructions (Floating-Point)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description              | Notes |  |
|------------------|--------------------|--------------------------|-------|--|
| fld1             | FLD1               | load +1.0                |       |  |
| fldl2e           | FLDL2E             | load log <sub>2</sub> e  |       |  |
| fldl2t           | FLDL2T             | load log <sub>2</sub> 10 |       |  |
| fldlg2           | FLDLG2             | load log <sub>10</sub> 2 |       |  |
| fldln2           | FLDLN2             | load log <sub>e</sub> 2  |       |  |
| fldpi            | FLDPI              | load π                   |       |  |
| fldz             | FLDZ               | load +0.0                |       |  |

## **Control Instructions (Floating-Point)**

The floating-point control instructions operate on the floating-point register stack and save and restore the floating-point state.

 TABLE 3-18
 Control Instructions (Floating-Point)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                       | Notes |
|------------------|--------------------|-----------------------------------------------------------------------------------|-------|
| fclex            | FCLEX              | clear floating-point<br>exception flags after<br>checking for error<br>conditions |       |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                         | Notes |
|------------------|--------------------|-------------------------------------------------------------------------------------|-------|
| fdecstp          | FDECSTP            | decrement floating-point register stack pointer                                     |       |
| ffree            | FFREE              | free floating-point register                                                        |       |
| fincstp          | FINCSTP            | increment floating-point register stack pointer                                     |       |
| finit            | FINIT              | initialize floating-point<br>unit after checking error<br>conditions                |       |
| fldcw            | FLDCW              | load floating-point unit control word                                               |       |
| fldenv           | FLDENV             | load floating-point unit environment                                                |       |
| fnclex           | FNCLEX             | clear floating-point<br>exception flags without<br>checking for error<br>conditions |       |
| fninit           | FNINIT             | initialize floating-point<br>unit without checking<br>error conditions              |       |
| fnop             | FNOP               | floating-point no operation                                                         |       |
| fnsave           | FNSAVE             | save floating-point unit<br>state without checking<br>error conditions              |       |
| fnstcw           | FNSTCW             | store floating-point unit<br>control word without<br>checking error conditions      |       |
| fnstenv          | FNSTENV            | store floating-point unit<br>environment without<br>checking error conditions       |       |
| fnstsw           | FNSTSW             | store floating-point unit<br>status word without<br>checking error conditions       |       |
| frstor           | FRSTOR             | restore floating-point unit state                                                   |       |

| TABLE 3-18 Control Instructions (Floating-Point) (Continued) |                    |                                                                              |       |  |
|--------------------------------------------------------------|--------------------|------------------------------------------------------------------------------|-------|--|
| Solaris Mnemonic                                             | Intel/AMD Mnemonic | Description                                                                  | Notes |  |
| fsave                                                        | FSAVE              | save floating-point unit<br>state after checking error<br>conditions         |       |  |
| fstcw                                                        | FSTCW              | store floating-point unit<br>control word after<br>checking error conditions |       |  |
| fstenv                                                       | FSTENV             | store floating-point unit<br>environment after<br>checking error conditions  |       |  |
| fstsw                                                        | FSTSW              | store floating-point unit<br>status word after checking<br>error conditions  |       |  |
| fwait                                                        | FWAIT              | wait for floating-point unit                                                 |       |  |
| wait                                                         | WAIT               | wait for floating-point unit                                                 |       |  |

## **SIMD State Management Instructions**

The fxsave and fxrstor instructions save and restore the state of the floating-point unit and the MMX, XMM, and MXCSR registers.

TABLE 3-19 SIMD State Management Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                | Notes |
|------------------|--------------------|--------------------------------------------|-------|
| fxrstor          | FXRSTOR            | restore floating-point unit and SIMD state |       |
| fxsave           | FXSAVE             | save floating-point unit and SIMD state    |       |

## **MMX Instructions**

The MMX instructions enable x86 processors to perform single-instruction, multiple-data(SIMD) operations on packed byte, word, doubleword, or quadword integer operands contained in memory, in MMX registers, or in general-purpose registers.

## **Data Transfer Instructions (MMX)**

The data transfer instructions move doubleword and quadword operands between MMX registers and between MMX registers and memory.

TABLE 3-20 Data Transfer Instructions (MMX)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description     | Notes                                  |
|------------------|--------------------|-----------------|----------------------------------------|
| movd             | MOVD               | move doubleword | movdq valid only under<br>-xarch=amd64 |
| movq             | MOVQ               | move quadword   | valid only under<br>-xarch=amd64       |

## **Conversion Instructions (MMX)**

The conversion instructions pack and unpack bytes, words, and doublewords.

TABLE 3-21 Conversion Instructions (MMX)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                              | Notes |
|------------------|--------------------|----------------------------------------------------------|-------|
| packssdw         | PACKSSDW           | pack doublewords into<br>words with signed<br>saturation |       |
| packsswb         | PACKSSWB           | pack words into bytes with signed saturation             |       |
| packuswb         | PACKUSWB           | pack words into bytes with unsigned saturation           |       |
| punpckhbw        | PUNPCKHBW          | unpack high-order bytes                                  |       |
| punpckhdq        | PUNPCKHDQ          | unpack high-order<br>doublewords                         |       |
| punpckhwd        | PUNPCKHWD          | unpack high-order words                                  |       |
| punpcklbw        | PUNPCKLBW          | unpack low-order bytes                                   |       |
| punpckldq        | PUNPCKLDQ          | unpack low-order<br>doublewords                          |       |
| punpcklwd        | PUNPCKLWD          | unpack low-order words                                   |       |

# Packed Arithmetic Instructions (MMX)

The packed arithmetic instructions perform packed integer arithmetic on packed byte, word, and doubleword integers.

TABLE 3-22 Packed Arithmetic Instructions (MMX)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                       | Notes |
|------------------|--------------------|-------------------------------------------------------------------|-------|
| paddb            | PADDB              | add packed byte integers                                          |       |
| paddd            | PADDD              | add packed doubleword integers                                    |       |
| paddsb           | PADDSB             | add packed signed byte integers with signed saturation            |       |
| paddsw           | PADDSW             | add packed signed word integers with signed saturation            |       |
| paddusb          | PADDUSB            | add packed unsigned byte integers with unsigned saturation        |       |
| paddusw          | PADDUSW            | add packed unsigned<br>word integers with<br>unsigned saturation  |       |
| paddw            | PADDW              | add packed word integers                                          |       |
| pmaddwd          | PMADDWD            | multiply and add packed word integers                             |       |
| pmulhw           | PMULHW             | multiply packed signed<br>word integers and store<br>high result  |       |
| pmullw           | PMULLW             | multiply packed signed<br>word integers and store<br>low result   |       |
| psubb            | PSUBB              | subtract packed byte integers                                     |       |
| psubd            | PSUBD              | subtract packed<br>doubleword integers                            |       |
| psubsb           | PSUBSB             | subtract packed signed<br>byte integers with signed<br>saturation |       |

| TABLE 3-22 Packed Arithmetic Instructions (MMX) (Continued) |                    |                                                                       |       |  |
|-------------------------------------------------------------|--------------------|-----------------------------------------------------------------------|-------|--|
| Solaris Mnemonic                                            | Intel/AMD Mnemonic | Description                                                           | Notes |  |
| psubsw                                                      | PSUBSW             | subtract packed signed<br>word integers with signed<br>saturation     |       |  |
| psubusb                                                     | PSUBUSB            | subtract packed unsigned<br>byte integers with<br>unsigned saturation |       |  |
| psubusw                                                     | PSUBUSW            | subtract packed unsigned<br>word integers with<br>unsigned saturation |       |  |
| psubw                                                       | PSUBW              | subtract packed word integers                                         |       |  |

# **Comparison Instructions (MMX)**

The compare instructions compare packed bytes, words, or doublewords.

TABLE 3-23 Comparison Instructions (MMX)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                      | Notes |
|------------------|--------------------|------------------------------------------------------------------|-------|
| pcmpeqb          | PCMPEQB            | compare packed bytes for equal                                   |       |
| pcmpeqd          | PCMPEQD            | compare packed<br>doublewords for equal                          |       |
| pcmpeqw          | PCMPEQW            | compare packed words<br>for equal                                |       |
| pcmpgtb          | PCMPGTB            | compare packed signed<br>byte integers for greater<br>than       |       |
| pcmpgtd          | PCMPGTD            | compare packed signed<br>doubleword integers for<br>greater than |       |
| pcmpgtw          | PCMPGTW            | compare packed signed<br>word integers for greater<br>than       |       |

## **Logical Instructions (MMX)**

The logical instructions perform logical operations on quadword operands.

TABLE 3-24 Logical Instructions (MMX)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description             | Notes |
|------------------|--------------------|-------------------------|-------|
| pand             | PAND               | bitwise logical AND     |       |
| pandn            | PANDN              | bitwise logical AND NOT |       |
| por              | POR                | bitwise logical OR      |       |
| pxor             | PXOR               | bitwise logical XOR     |       |

## **Shift and Rotate Instructions (MMX)**

The shift and rotate instructions operate on packed bytes, words, doublewords, or quadwords in 64-bit operands.

TABLE 3-25 Shift and Rotate Instructions (MMX)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                               | Notes |
|------------------|--------------------|-------------------------------------------|-------|
| pslld            | PSLLD              | shift packed doublewords<br>left logical  |       |
| psllq            | PSLLQ              | shift packed quadword<br>left logical     |       |
| psllw            | PSLLW              | shift packed words left logical           |       |
| psrad            | PSRAD              | shift packed doublewords right arithmetic |       |
| psraw            | PSRAW              | shift packed words right arithmetic       |       |
| psrld            | PSRLD              | shift packed doublewords right logical    |       |
| psrlq            | PSRLQ              | shift packed quadword right logical       |       |
| psrlw            | PSRLW              | shift packed words right logical          |       |

## **State Management Instructions (MMX)**

The emms (EMMS) instruction clears the MMX state from the MMX registers.

TABLE 3–26 State Management Instructions (MMX)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description     | Notes |
|------------------|--------------------|-----------------|-------|
| emms             | EMMS               | empty MMX state |       |

## **SSE Instructions**

SSE instructions are an extension of the SIMD execution model introduced with the MMX technology. SSE instructions are divided into four subgroups:

- SIMD single-precision floating-point instructions that operate on the XMM registers
- MXSCR state management instructions
- 64-bit SIMD integer instructions that operate on the MMX registers
- Instructions that provide cache control, prefetch, and instruction ordering functionality

# SIMD Single-Precision Floating-Point Instructions (SSE)

The SSE SIMD instructions operate on packed and scalar single-precision floating-point values located in the XMM registers or memory.

#### **Data Transfer Instructions (SSE)**

The SSE data transfer instructions move packed and scalar single-precision floating-point operands between XMM registers and between XMM registers and memory.

TABLE 3–27 Data Transfer Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                                                  | Notes |
|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|
| movaps           | MOVAPS             | move four aligned packed<br>single-precision<br>floating-point values<br>between XMM registers<br>or memory                                  |       |
| movhlps          | MOVHLPS            | move two packed single-precision floating-point values from the high quadword of an XMM register to the low quadword of another XMM register |       |

| TABLE 3-27 Data Transfer Instructions (SSE) (Continued) |                    |                                                                                                                                                                |       |  |
|---------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| Solaris Mnemonic                                        | Intel/AMD Mnemonic | Description                                                                                                                                                    | Notes |  |
| movhps                                                  | MOVHPS             | move two packed<br>single-precision<br>floating-point values to or<br>from the high quadword<br>of an XMM register or<br>memory                                |       |  |
| movlhps                                                 | MOVLHPS            | move two packed<br>single-precision<br>floating-point values<br>from the low quadword of<br>an XMM register to the<br>high quadword of another<br>XMM register |       |  |
| movlps                                                  | MOVLPS             | move two packed<br>single-precision<br>floating-point values to or<br>from the low quadword of<br>an XMM register or<br>memory                                 |       |  |
| movmskps                                                | MOVMSKPS           | extract sign mask from<br>four packed<br>single-precision<br>floating-point values                                                                             |       |  |
| movss                                                   | MOVSS              | move scalar<br>single-precision<br>floating-point value<br>between XMM registers<br>or memory                                                                  |       |  |
| movups                                                  | MOVUPS             | move four unaligned<br>packed single-precision<br>floating-point values<br>between XMM registers<br>or memory                                                  |       |  |

#### **Packed Arithmetic Instructions (SSE)**

SSE packed arithmetic instructions perform packed and scalar arithmetic operations on packed and scalar single-precision floating-point operands.

 TABLE 3-28
 Packed Arithmetic Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                | Notes |
|------------------|--------------------|----------------------------------------------------------------------------|-------|
| addps            | ADDPS              | add packed<br>single-precision<br>floating-point values                    |       |
| addss            | ADDSS              | add scalar<br>single-precision<br>floating-point values                    |       |
| divps            | DIVPS              | divide packed<br>single-precision<br>floating-point values                 |       |
| divss            | DIVSS              | divide scalar<br>single-precision<br>floating-point values                 |       |
| maxps            | MAXPS              | return maximum packed<br>single-precision<br>floating-point values         |       |
| maxss            | MAXSS              | return maximum scalar<br>single-precision<br>floating-point values         |       |
| minps            | MINPS              | return minimum packed<br>single-precision<br>floating-point values         |       |
| minss            | MINSS              | return minimum scalar<br>single-precision<br>floating-point values.        |       |
| mulps            | MULPS              | multiply packed<br>single-precision<br>floating-point values               |       |
| mulss            | MULSS              | multiply scalar<br>single-precision<br>floating-point values               |       |
| rcpps            | RCPPS              | compute reciprocals of<br>packed single-precision<br>floating-point values |       |
| rcpss            | RCPSS              | compute reciprocal of<br>scalar single-precision<br>floating-point values  |       |

| TABLE 3–28 Packed Arithmetic Instructions (SSE) (Continued) |                    |                                                                                               |       |
|-------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------|-------|
| Solaris Mnemonic                                            | Intel/AMD Mnemonic | Description                                                                                   | Notes |
| rsqrtps                                                     | RSQRTPS            | compute reciprocals of<br>square roots of packed<br>single-precision<br>floating-point values |       |
| rsqrtss                                                     | RSQRTSS            | compute reciprocal of<br>square root of scalar<br>single-precision<br>floating-point values   |       |
| sqrtps                                                      | SQRTPS             | compute square roots of packed single-precision floating-point values                         |       |
| sqrtss                                                      | SQRTSS             | compute square root of<br>scalar single-precision<br>floating-point values                    |       |
| subps                                                       | SUBPS              | subtract packed<br>single-precision<br>floating-point values                                  |       |
| subss                                                       | SUBSS              | subtract scalar<br>single-precision<br>floating-point values                                  |       |

### **Comparison Instructions (SSE)**

The SEE compare instructions compare packed and scalar single-precision floating-point operands.

TABLE 3-29 Comparison Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                 | Notes |
|------------------|--------------------|-------------------------------------------------------------|-------|
| cmpps            | CMPPS              | compare packed<br>single-precision<br>floating-point values |       |
| cmpss            | CMPSS              | compare scalar<br>single-precision<br>floating-point values |       |

| TABLE 3-29 Comparison Instructions (SSE) (Continued) |                    |                                                                                                                               |       |  |
|------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|--|
| Solaris Mnemonic                                     | Intel/AMD Mnemonic | Description                                                                                                                   | Notes |  |
| comiss                                               | COMISS             | perform ordered<br>comparison of scalar<br>single-precision<br>floating-point values and<br>set flags in EFLAGS<br>register   |       |  |
| ucomiss                                              | UCOMISS            | perform unordered<br>comparison of scalar<br>single-precision<br>floating-point values and<br>set flags in EFLAGS<br>register |       |  |

#### **Logical Instructions (SSE)**

The SSE logical instructions perform bitwise AND, AND NOT, OR, and XOR operations on packed single-precision floating-point operands.

TABLE 3-30 Logical Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                               | Notes |
|------------------|--------------------|-------------------------------------------------------------------------------------------|-------|
| andnps           | ANDNPS             | perform bitwise logical<br>AND NOT of packed<br>single-precision<br>floating-point values |       |
| andps            | ANDPS              | perform bitwise logical<br>AND of packed<br>single-precision<br>floating-point values     |       |
| orps             | ORPS               | perform bitwise logical<br>OR of packed<br>single-precision<br>floating-point values      |       |
| xorps            | XORPS              | perform bitwise logical<br>XOR of packed<br>single-precision<br>floating-point values     |       |

#### Shuffle and Unpack Instructions (SSE)

The SSE shuffle and unpack instructions shuffle or interleave single-precision floating-point values in packed single-precision floating-point operands.

TABLE 3-31 Shuffle and Unpack Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                  | Notes |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------|-------|
| shufps           | SHUFPS             | shuffles values in packed<br>single-precision<br>floating-point operands                                     |       |
| unpckhps         | UNPCKHPS           | unpacks and interleaves<br>the two high-order values<br>from two single-precision<br>floating-point operands |       |
| unpcklps         | UNPCKLPS           | unpacks and interleaves<br>the two low-order values<br>from two single-precision<br>floating-point operands  |       |

#### **Conversion Instructions (SSE)**

The SSE conversion instructions convert packed and individual doubleword integers into packed and scalar single-precision floating-point values.

TABLE 3–32 Conversion Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                     | Notes |
|------------------|--------------------|-------------------------------------------------------------------------------------------------|-------|
| cvtpi2ps         | CVTPI2PS           | convert packed<br>doubleword integers to<br>packed single-precision<br>floating-point values    |       |
| cvtps2pi         | CVTPS2PI           | convert packed<br>single-precision<br>floating-point values to<br>packed doubleword<br>integers |       |
| cvtsi2ss         | CVTSI2SS           | convert doubleword<br>integer to scalar<br>single-precision<br>floating-point value             |       |
| cvtss2si         | CVTSS2SI           | convert scalar<br>single-precision<br>floating-point value to a<br>doubleword integer           |       |

| TABLE 3-32 | Conversion Instructions (SSE) | (Continued) |
|------------|-------------------------------|-------------|
|------------|-------------------------------|-------------|

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                     | Notes |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------|-------|
| cvttps2pi        | CVTTPS2PI          | convert with truncation<br>packed single-precision<br>floating-point values to<br>packed doubleword<br>integers |       |
| cvttss2si        | CVTTSS2SI          | convert with truncation<br>scalar single-precision<br>floating-point value to<br>scalar doubleword integer      |       |

## **MXCSR State Management Instructions (SSE)**

The MXCSR state management instructions save and restore the state of the MXCSR control and status register.

 TABLE 3-33
 MXCSR State Management Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                | Notes |
|------------------|--------------------|----------------------------|-------|
| ldmxcsr          | LDMXCSR            | load %mxcsr register       |       |
| stmxcsr          | STMXCSR            | save %mxcsr register state |       |

## 64–Bit SIMD Integer Instructions (SSE)

The SSE 64-bit SIMD integer instructions perform operations on packed bytes, words, or doublewords in MMX registers.

TABLE 3–34 64–Bit SIMD Integer Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                      | Notes |
|------------------|--------------------|--------------------------------------------------|-------|
| pavgb            | PAVGB              | compute average of packed unsigned byte integers |       |
| pavgw            | PAVGW              | compute average of packed unsigned byte integers |       |
| pextrw           | PEXTRW             | extract word                                     |       |
| pinsrw           | PINSRW             | insert word                                      |       |

| TABLE 3-34 64-Bit SIMD Integer Instructions (SSE) (Continued) |                    |                                                         |       |
|---------------------------------------------------------------|--------------------|---------------------------------------------------------|-------|
| Solaris Mnemonic                                              | Intel/AMD Mnemonic | Description                                             | Notes |
| pmaxsw                                                        | PMAXSW             | maximum of packed signed word integers                  |       |
| pmaxub                                                        | PMAXUB             | maximum of packed unsigned byte integers                |       |
| pminsw                                                        | PMINSW             | minimum of packed signed word integers                  |       |
| pminub                                                        | PMINUB             | minimum of packed unsigned byte integers                |       |
| pmovmskb                                                      | PMOVMSKB           | move byte mask                                          |       |
| pmulhuw                                                       | PMULHUW            | multiply packed unsigned integers and store high result |       |
| psadbw                                                        | PSADBW             | compute sum of absolute differences                     |       |
| pshufw                                                        | PSHUFW             | shuffle packed integer<br>word in MMX register          |       |

# **Miscellaneous Instructions (SSE)**

The following instructions control caching, prefetching, and instruction ordering.

TABLE 3-35 Miscellaneous Instructions (SSE)

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                              | Notes |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------|-------|
| maskmovq         | MASKMOVQ           | non-temporal store of<br>selected bytes from an<br>MMX register into<br>memory                                           |       |
| movntps          | MOVNTPS            | non-temporal store of<br>four packed<br>single-precision<br>floating-point values<br>from an XMM register<br>into memory |       |
| movntq           | MOVNTQ             | non-temporal store of<br>quadword from an MMX<br>register into memory                                                    |       |

| TABLE 3–35 Miscellaneous Instructions (SSE) (Continued) |                    |                                                                                                        |       |  |
|---------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------|-------|--|
| Solaris Mnemonic                                        | Intel/AMD Mnemonic | Description                                                                                            | Notes |  |
| prefetchnta                                             | PREFETCHNTA        | prefetch data into<br>non-temporal cache<br>structure and into a<br>location close to the<br>processor |       |  |
| prefetcht0                                              | PREFETCHTØ         | prefetch data into all<br>levels of the cache<br>hierarchy                                             |       |  |
| prefetcht1                                              | PREFETCHT1         | prefetch data into level 2 cache and higher                                                            |       |  |
| prefetcht2                                              | PREFETCHT2         | prefetch data into level 2 cache and higher                                                            |       |  |
| sfence                                                  | SFENCE             | serialize store operations                                                                             |       |  |

### **SSE2 Instructions**

SSE2 instructions are an extension of the SIMD execution model introduced with the MMX technology and the SSE extensions. SSE2 instructions are divided into four subgroups:

- Packed and scalar double-precision floating-point instructions
- Packed single-precision floating-point conversion instructions
- 128-bit SIMD integer instructions
- Instructions that provide cache control and instruction ordering functionality

# SSE2 Packed and Scalar Double-Precision Floating-Point Instructions

The SSE2 packed and scalar double-precision floating-point instructions operate on double-precision floating-point operands.

#### **SSE2 Data Movement Instructions**

The SSE2 data movement instructions move double-precision floating-point data between XMM registers and memory.

TABLE 3-36 SSE2 Data Movement Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                                      | Notes |
|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------|-------|
| movapd           | MOVAPD             | move two aligned packed<br>double-precision<br>floating-point values<br>between XMM registers<br>and memory                      |       |
| movhpd           | MOVHPD             | move high packed<br>double-precision<br>floating-point value to or<br>from the high quadword<br>of an XMM register and<br>memory |       |
| movlpd           | MOVLPD             | move low packed<br>single-precision<br>floating-point value to or<br>from the low quadword of<br>an XMM register and<br>memory   |       |
| movmskpd         | MOVMSKPD           | extract sign mask from<br>two packed<br>double-precision<br>floating-point values                                                |       |
| movsd            | MOVSD              | move scalar<br>double-precision<br>floating-point value<br>between XMM registers<br>and memory.                                  |       |
| movupd           | MOVUPD             | move two unaligned packed double-precision floating-point values between XMM registers and memory                                |       |

#### **SSE2 Packed Arithmetic Instructions**

The SSE2 arithmetic instructions operate on packed and scalar double-precision floating-point operands.

TABLE 3-37 SSE2 Packed Arithmetic Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                           | Notes |
|------------------|--------------------|---------------------------------------------------------------------------------------|-------|
| addpd            | ADDPD              | add packed<br>double-precision<br>floating-point values                               |       |
| addsd            | ADDSD              | add scalar<br>double-precision<br>floating-point values                               |       |
| divpd            | DIVPD              | divide packed<br>double-precision<br>floating-point values                            |       |
| divsd            | DIVSD              | divide scalar<br>double-precision<br>floating-point values                            |       |
| maxpd            | MAXPD              | return maximum packed<br>double-precision<br>floating-point values                    |       |
| maxsd            | MAXSD              | return maximum scalar<br>double-precision<br>floating-point value                     |       |
| minpd            | MINPD              | return minimum packed<br>double-precision<br>floating-point values                    |       |
| minsd            | MINSD              | return minimum scalar<br>double-precision<br>floating-point value                     |       |
| mulpd            | MULPD              | multiply packed<br>double-precision<br>floating-point values                          |       |
| mulsd            | MULSD              | multiply scalar<br>double-precision<br>floating-point values                          |       |
| sqrtpd           | SQRTPD             | compute packed square<br>roots of packed<br>double-precision<br>floating-point values |       |
| sqrtsd           | SQRTSD             | compute scalar square<br>root of scalar<br>double-precision<br>floating-point value   |       |

| TABLE 3-37 SSE2 Packed Arithmetic Instructions |                    | (Continued)                                                  |       |
|------------------------------------------------|--------------------|--------------------------------------------------------------|-------|
| Solaris Mnemonic                               | Intel/AMD Mnemonic | Description                                                  | Notes |
| subpd                                          | SUBPD              | subtract packed<br>double-precision<br>floating-point values |       |
| subsd                                          | SUBSD              | subtract scalar<br>double-precision<br>floating-point values |       |

### **SSE2 Logical Instructions**

 $The \,SSE2 \,logical \,instructions \,operate \,on \,packed \,double-precision \,floating-point \,values.$ 

TABLE 3-38 SSE2 Logical Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                               | Notes |
|------------------|--------------------|-------------------------------------------------------------------------------------------|-------|
| andnpd           | ANDNPD             | perform bitwise logical<br>AND NOT of packed<br>double-precision<br>floating-point values |       |
| andpd            | ANDPD              | perform bitwise logical<br>AND of packed<br>double-precision<br>floating-point values     |       |
| orpd             | ORPD               | perform bitwise logical<br>OR of packed<br>double-precision<br>floating-point values      |       |
| xorpd            | XORPD              | perform bitwise logical<br>XOR of packed<br>double-precision<br>floating-point values     |       |

#### **SSE2 Compare Instructions**

The SSE2 compare instructions compare packed and scalar double-precision floating-point values and return the results of the comparison to either the destination operand or to the EFLAGS register.

TABLE 3-39 SSE2 Compare Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                                   | Notes |
|------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|
| cmppd            | CMPPD              | compare packed<br>double-precision<br>floating-point values                                                                   |       |
| cmpsd            | CMPSD              | compare scalar<br>double-precision<br>floating-point values                                                                   |       |
| comisd           | COMISD             | perform ordered<br>comparison of scalar<br>double-precision<br>floating-point values and<br>set flags in EFLAGS<br>register   |       |
| ucomisd          | UCOMISD            | perform unordered<br>comparison of scalar<br>double-precision<br>floating-point values and<br>set flags in EFLAGS<br>register |       |

#### **SSE2 Shuffle and Unpack Instructions**

The SSE2 shuffle and unpack instructions operate on packed double-precision floating-point operands.

 TABLE 3-40
 SSE2 Shuffle and Unpack Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                             | Notes |
|------------------|--------------------|---------------------------------------------------------------------------------------------------------|-------|
| shufpd           | SHUFPD             | shuffle values in packed<br>double-precision<br>floating-point operands                                 |       |
| unpckhpd         | UNPCKHPD           | unpack and interleave the<br>high values from two<br>packed double-precision<br>floating-point operands |       |
| unpcklpd         | UNPCKLPD           | unpack and interleave the<br>low values from two<br>packed double-precision<br>floating-point operands  |       |

#### **SSE2 Conversion Instructions**

The SSE2 conversion instructions convert packed and individual doubleword integers into packed and scalar double-precision floating-point values (and vice versa). These instructions also convert between packed and scalar single-precision and double-precision floating-point values.

TABLE 3-41 SSE2 Conversion Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                        | Notes |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------|-------|
| cvtdq2pd         | CVTDQ2PD           | convert packed<br>doubleword integers to<br>packed double-precision<br>floating-point values                       |       |
| cvtpd2dq         | CVTPD2DQ           | convert packed<br>double-precision<br>floating-point values to<br>packed doubleword<br>integers                    |       |
| cvtpd2pi         | CVTPD2PI           | convert packed<br>double-precision<br>floating-point values to<br>packed doubleword<br>integers                    |       |
| cvtpd2ps         | CVTPD2PS           | convert packed<br>double-precision<br>floating-point values to<br>packed single-precision<br>floating-point values |       |
| cvtpi2pd         | CVTPI2PD           | convert packed<br>doubleword integers to<br>packed double-precision<br>floating-point values                       |       |
| cvtps2pd         | CVTPS2PD           | convert packed<br>single-precision<br>floating-point values to<br>packed double-precision<br>floating-point values |       |
| cvtsd2si         | CVTSD2SI           | convert scalar<br>double-precision<br>floating-point values to a<br>doubleword integer                             |       |

|                  | TABLE 3–41 SSE2 Conversion Instructions (Continued) |                                                                                                                    |       |  |  |
|------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|--|--|
| Solaris Mnemonic | Intel/AMD Mnemonic                                  | Description                                                                                                        | Notes |  |  |
| cvtsd2ss         | CVTSD2SS                                            | convert scalar<br>double-precision<br>floating-point values to<br>scalar single-precision<br>floating-point values |       |  |  |
| cvtsi2sd         | CVTSI2SD                                            | convert doubleword integer to scalar double-precision floating-point value                                         |       |  |  |
| cvtss2sd         | CVTSS2SD                                            | convert scalar<br>single-precision<br>floating-point values to<br>scalar double-precision<br>floating-point values |       |  |  |
| cvttpd2dq        | CVTTPD2DQ                                           | convert with truncation<br>packed double-precision<br>floating-point values to<br>packed doubleword<br>integers    |       |  |  |
| cvttpd2pi        | CVTTPD2PI                                           | convert with truncation<br>packed double-precision<br>floating-point values to<br>packed doubleword<br>integers    |       |  |  |
| cvttsd2si        | CVTTSD2SI                                           | convert with truncation<br>scalar double-precision<br>floating-point values to<br>scalar doubleword<br>integers    |       |  |  |

# SSE2 Packed Single-Precision Floating-Point Instructions

The SSE2 packed single-precision floating-point instructions operate on single-precision floating-point and integer operands.

 TABLE 3-42
 SSE2 Packed Single-Precision Floating-Point Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                     | Notes |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------|-------|
| cvtdq2ps         | CVTDQ2PS           | convert packed<br>doubleword integers to<br>packed single-precision<br>floating-point values                    |       |
| cvtps2dq         | CVTPS2DQ           | convert packed<br>single-precision<br>floating-point values to<br>packed doubleword<br>integers                 |       |
| cvttps2dq        | CVTTPS2DQ          | convert with truncation<br>packed single-precision<br>floating-point values to<br>packed doubleword<br>integers |       |

## SSE2 128–Bit SIMD Integer Instructions

The SSE2 SIMD integer instructions operate on packed words, doublewords, and quadwords contained in XMM and MMX registers.

TABLE 3-43 SSE2 128-Bit SIMD Integer Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                           | Notes |
|------------------|--------------------|-------------------------------------------------------|-------|
| movdq2q          | MOVDQ2Q            | move quadword integer<br>from XMM to MMX<br>registers |       |
| movdqa           | MOVDQA             | move aligned double quadword                          |       |
| movdqu           | MOVDQU             | move unaligned double quadword                        |       |
| movq2dq          | MOVQ2DQ            | move quadword integer<br>from MMX to XMM<br>registers |       |
| paddq            | PADDQ              | add packed quadword integers                          |       |
| pmuludq          | PMULUDQ            | multiply packed unsigned doubleword integers          |       |

| TABLE 3-43 SSE2 128-Bit SIMD Integer Instructions (Continued) |                    |                                       |       |  |
|---------------------------------------------------------------|--------------------|---------------------------------------|-------|--|
| Solaris Mnemonic                                              | Intel/AMD Mnemonic | Description                           | Notes |  |
| pshufd                                                        | PSHUFD             | shuffle packed<br>doublewords         |       |  |
| pshufhw                                                       | PSHUFHW            | shuffle packed high words             |       |  |
| pshuflw                                                       | PSHUFLW            | shuffle packed low words              |       |  |
| pslldq                                                        | PSLLDQ             | shift double quadword<br>left logical |       |  |
| psrldq                                                        | PSRLDQ             | shift double quadword right logical   |       |  |
| psubq                                                         | PSUBQ              | subtract packed quadword integers     |       |  |
| punpckhqdq                                                    | PUNPCKHQDQ         | unpack high quadwords                 |       |  |
| punpcklqdq                                                    | PUNPCKLQDQ         | unpack low quadwords                  |       |  |

### **SSE2 Miscellaneous Instructions**

The SSE2 instructions described below provide additional functionality for caching non-temporal data when storing data from XMM registers to memory, and provide additional control of instruction ordering on store operations.

TABLE 3-44 SSE2 Miscellaneous Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                                                                           | Notes |
|------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|
| clflush          | CLFLUSH            | flushes and invalidates a<br>memory operand and its<br>associated cache line from<br>all levels of the processor's<br>cache hierarchy |       |
| lfence           | LFENCE             | serializes load operations                                                                                                            |       |
| maskmovdqu       | MASKMOVDQU         | non-temporal store of<br>selected bytes from an<br>XMM register into<br>memory                                                        |       |
| mfence           | MFENCE             | serializes load and store operations                                                                                                  |       |

| TABLE 3–44 SSE2 Miscellaneous Instructions (Continued) |                    |                                                                                                                         |                                          |  |
|--------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|
| Solaris Mnemonic                                       | Intel/AMD Mnemonic | Description                                                                                                             | Notes                                    |  |
| movntdq                                                | MOVNTDQ            | non-temporal store of<br>double quadword from an<br>XMM register into<br>memory                                         |                                          |  |
| movnti                                                 | MOVNTI             | non-temporal store of a<br>doubleword from a<br>general-purpose register<br>into memory                                 | movntiq valid only under<br>-xarch=amd64 |  |
| movntpd                                                | MOVNTPD            | non-temporal store of<br>two packed<br>double-precision<br>floating-point values<br>from an XMM register<br>into memory |                                          |  |
| pause                                                  | PAUSE              | improves the performance of spin-wait loops                                                                             |                                          |  |

# **Operating System Support Instructions**

The operating system support instructions provide functionality for process management, performance monitoring, debugging, and other systems tasks.

TABLE 3-45 Operating System Support Instructions

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                    | Notes                                 |
|------------------|--------------------|------------------------------------------------|---------------------------------------|
| arpl             | ARPL               | adjust requested privilege level               |                                       |
| clts             | CLTS               | clear the task-switched flag                   |                                       |
| hlt              | HLT                | halt processor                                 |                                       |
| invd             | INVD               | invalidate cache, no<br>writeback              |                                       |
| invlpg           | INVLPG             | invalidate TLB entry                           |                                       |
| lar              | LAR                | load access rights                             | larq valid only under<br>-xarch=amd64 |
| lgdt             | LGDT               | load global descriptor<br>table (GDT) register |                                       |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                                                                 | Notes                                  |
|------------------|--------------------|-----------------------------------------------------------------------------|----------------------------------------|
| lidt             | LIDT               | load interrupt descriptor table (IDT) register                              |                                        |
| lldt             | LLDT               | load local descriptor table<br>(LDT) register                               |                                        |
| lmsw             | LMSW               | load machine status word                                                    |                                        |
| lock             | LOCK               | lock bus                                                                    |                                        |
| lsl              | LSL                | load segment limit                                                          | lslq valid only under<br>-xarch=amd64  |
| ltr              | LTR                | load task register                                                          |                                        |
| rdmsr            | RDMSR              | read model-specific register                                                |                                        |
| rdpmc            | RDPMC              | read performance<br>monitoring counters                                     |                                        |
| rdtsc            | RDTSC              | read time stamp counter                                                     |                                        |
| rsm              | RSM                | return from system<br>management mode<br>(SMM)                              |                                        |
| sgdt             | SGDT               | store global descriptor<br>table (GDT) register                             |                                        |
| sidt             | SIDT               | store interrupt descriptor table (IDT) register                             |                                        |
| sldt             | SLDT               | store local descriptor<br>table (LDT) register                              | sldtq valid only under<br>-xarch=amd64 |
| smsw             | SMSW               | store machine status word                                                   | smswq valid only under<br>-xarch=amd64 |
| str              | STR                | store task register                                                         | strq valid only under<br>-xarch=amd64  |
| sysenter         | SYSENTER           | fast system call, transfers<br>to a flat protected model<br>kernel at CPL=0 |                                        |
| sysexit          | SYSEXIT            | fast system call, transfers<br>to a flat protected mode<br>kernal at CPL=3  |                                        |
| verr             | VERR               | verify segment for reading                                                  |                                        |

| TABLE 3-45 | Operating System Support Instructions   | (Continued) |
|------------|-----------------------------------------|-------------|
| INDLE 3 TO | operating by stern bupport mistractions | (Communica) |

| Solaris Mnemonic | Intel/AMD Mnemonic | Description                      | Notes |
|------------------|--------------------|----------------------------------|-------|
| verw             | VERW               | verify segment for writing       |       |
| wbinvd           | WBINVD             | invalidate cache, with writeback |       |
| wrmsr            | WRMSR              | write model-specific register    |       |

# **64–Bit AMD Opteron Considerations**

To assemble code for the AMD Opteron CPU, invoke the assembler with the -xarch=amd64 command line option. See the as(1) man page for additional information.

The following Solaris mnemonics are only valid when the -xarch=amd64 command line option is specified:

| addq cmovngeq lodsq andq cmovngq lslq cmovngq lslq cmovnleq movabs bsrq cmovnleq movabs bsrq cmovnoq movntiq movdq bswapq cmovnoq movntiq movq btcq cmovnsq movsq btrq cmovnsq movsq btsq cltq cmovpeq mulq cmovaeq cmovpq movpq mulq cmovaeq cmovpq negq cmovaq cmovpq cqtd cmovpq cqtd cmovpq cqtd cqtd cqto cqto cmovpq cmovpq cqtd cqto cqto cqtq cqtq cqtq cqtq cmovnaeq divq cqtq salq cmovnaeq idivq salq cmovnbq incq sbbq cmovncq larq sbbq cmovncq larq sbbq cmovncq larq scasq sbbq cmovncq larq scasq spansarpappappappappappappappappappappappappa | adcq     | cmovneq  | leaq    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------|
| bsfq cmovnleq movabs bsrq cmovnlq movdq bswapq cmovnoq movntiq btcq cmovnpq movg btq cmovnsq movsq btrq cmovnzq movswq cltq cmoveq cmovpeq mulq cmovaeq cmovpq negq cmovbeq cmovsq cmovsq orq cmovbq cmovzq popfq cmovcq cmpq popq cmovcq cmpq popq cmoveq cmpxchgq pushfq cmovgq cqtd rclq cmovleq cqto rcrq cmovleq cqto rcq cmovleq cqto rcq cmovleq cqto rcq cmovleq cqto salq cmovnaeq divq salq cmovnbeq imulq sarq cmovnbeq imulq sarq                                                                                                                                                                                                                           | addq     | cmovngeq | lodsq   |
| bsrq cmovnq movntiq bswapq cmovnoq movntiq btcq cmovnpq movq btq cmovnsq movsq btrq cmovnzq movswq btsq cmovoq movzwq cltq cmovaeq cmovpeq mulq cmovaeq cmovpq negq cmovaq cmovpq notq cmovbq cmovzq popfq cmovcq cmpq popq cmovcq cmpq popq cmoveq cmpsq pushfq cmovgeq cmpxchgq pushq cmovgq cqtd rclq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaeq divq salq cmovnaeq idivq salq cmovnbeq imulq sarq cmovnbeq imulq sarq                                                                                                                                                                                                                                                                                                                                                                                                           | andq     | cmovngq  | lslq    |
| bswapq cmovnoq movntiq btcq cmovnpq movq btq cmovnsq movsq btrq cmovnzq movswq btsq cmovoq movzwq cltq cmovaeq cmovpoq negq cmovaq cmovpq notq cmovbeq cmovsq cmovzq popfq cmovcq cmpq popq cmovcq cmpq popq cmoveq cmpsq pushfq cmovgeq cqtd rclq cmovleq cqto rcrq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaeq divq salq cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | bsfq     | cmovnleq | movabs  |
| btcq cmovnpq movq btq cmovnsq movsq btrq cmovnzq movswq btsq cmovoq movzwq cltq cmovpeq mulq cmovaeq cmovpq negq cmovaq cmovpq orq cmovbeq cmovzq popfq cmovcq cmpq popq cmovcq cmpq popq cmoveq cmpq popq cmoveq cmpsq pushfq cmovgq cqtd rclq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaeq idivq salq cmovnbeq imulq sarq cmovnbeq imulq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | bsrq     | cmovnlq  | movdq   |
| btq cmovnsq movsq btrq cmovnzq movswq btsq cmovoq movzwq cltq cmovpeq mulq cmovaeq cmovpq negq cmovaq cmovpq notq cmovbeq cmovzq popfq cmovbq cmovzq popfq cmovcq cmpq popq cmoveq cmpsq pushfq cmovgeq cmpxchgq pushfq cmovgq cqtd rclq cmovleq cqto rcrq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaeq idivq salq cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | bswapq   | cmovnoq  | movntiq |
| btrq cmovnzq movswq btsq cmovoq movzwq cltq cmovpeq mulq cmovaeq cmovpoq negq cmovaq cmovpq notq cmovbeq cmovsq orq cmovbq cmovzq popfq cmovcq cmpq popq cmoveq cmpq popq cmoveq cmpsq pushfq cmovgeq cqtd rclq cmovleq cqto rcrq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaeq idivq salq cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | btcq     | cmovnpq  | movq    |
| btsq cmovoq movzwq cltq cmovpeq mulq cmovaeq cmovpoq negq cmovaq cmovpq notq cmovbeq cmovzq popfq cmovcq cmpq popq cmoveq cmpsq pushfq cmovgeq cmpxchgq pushq cmovgq cqtd rclq cmovleq cqto rcrq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaq idivq salq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | btq      | cmovnsq  | movsq   |
| cltq cmovpeq mulq cmovaeq cmovpoq negq cmovaq cmovpq notq cmovbeq cmovzq orq cmovbq cmovzq popfq cmovcq cmpq popq cmoveq cmpsq pushfq cmovgeq cmpxchgq pushq cmovgq cqtd rclq cmovleq cqto rcrq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaeq idivq salq cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | btrq     | cmovnzq  | movswq  |
| cmovaeq cmovpoq negq cmovaq cmovpq notq cmovbeq cmovsq orq cmovbq cmovzq popfq cmovcq cmpq popq cmoveq cmpsq pushfq cmovgeq cmpxchgq pushq cmovgq cqtd rclq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaeq idivq salq cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | btsq     | cmovoq   | movzwq  |
| cmovaqcmovpqnotqcmovbeqcmovsqorqcmovbqcmovzqpopfqcmovcqcmpqpopqcmoveqcmpsqpushfqcmovgeqcmpxchgqpushqcmovgqcqtdrclqcmovleqcqtorcrqcmovlqdecqrolqcmovnaeqdivqrorqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | cltq     | cmovpeq  | mulq    |
| cmovbeqcmovsqorqcmovbqcmovzqpopfqcmovcqcmpqpopqcmoveqcmpsqpushfqcmovgeqcmpxchgqpushqcmovgqcqtdrclqcmovleqcqtorcrqcmovlqdecqrolqcmovnaeqdivqrorqcmovnaqidivqsalqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | cmovaeq  | cmovpoq  | negq    |
| cmovbqcmovzqpopfqcmovcqcmpqpopqcmoveqcmpsqpushfqcmovgeqcmpxchgqpushqcmovgqcqtdrclqcmovleqcqtorcrqcmovlqdecqrolqcmovnaeqdivqrorqcmovnaqidivqsalqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | cmovaq   | cmovpq   | notq    |
| cmovcqcmpqpopqcmoveqcmpsqpushfqcmovgeqcmpxchgqpushqcmovgqcqtdrclqcmovleqcqtorcrqcmovlqdecqrolqcmovnaeqdivqrorqcmovnaqidivqsalqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | cmovbeq  | cmovsq   | orq     |
| cmoveqcmpsqpushfqcmovgeqcmpxchgqpushqcmovgqcqtdrclqcmovleqcqtorcrqcmovlqdecqrolqcmovnaeqdivqrorqcmovnaqidivqsalqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | cmovbq   | cmovzq   | popfq   |
| cmovgeqcmpxchgqpushqcmovgqcqtdrclqcmovleqcqtorcrqcmovlqdecqrolqcmovnaeqdivqrorqcmovnaqidivqsalqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | cmovcq   | cmpq     | popq    |
| cmovgq cqtd rclq cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaq idivq salq cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | cmoveq   | cmpsq    | pushfq  |
| cmovleq cqto rcrq cmovlq decq rolq cmovnaeq divq rorq cmovnaq idivq salq cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | cmovgeq  | cmpxchgq | pushq   |
| cmovlqdecqrolqcmovnaeqdivqrorqcmovnaqidivqsalqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | cmovgq   | cqtd     | rclq    |
| cmovnaeqdivqrorqcmovnaqidivqsalqcmovnbeqimulqsarqcmovnbqincqsbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | cmovleq  | cqto     | rcrq    |
| cmovnaq idivq salq<br>cmovnbeq imulq sarq<br>cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | cmovlq   | decq     | rolq    |
| cmovnbeq imulq sarq cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | cmovnaeq | divq     | rorq    |
| cmovnbq incq sbbq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | cmovnaq  | idivq    | salq    |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | cmovnbeq | imulq    | sarq    |
| cmovncq larg scasq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | cmovnbq  | incq     | sbbq    |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | cmovncq  | larq     | scasq   |

| shldq | smswq | xaddq  |
|-------|-------|--------|
| shlq  | stosq | xchgq  |
| shrdq | strq  | xchgqA |
| shrq  | subq  | xorq   |
| sldtq | testq |        |

The following Solaris mnemonics are not valid when the -xarch=amd64 command line option is specified:

| aaa    | daa   | lesw   |
|--------|-------|--------|
| aad    | das   | popa   |
| aam    | into  | popaw  |
| aas    | jecxz | pusha  |
| boundw | ldsw  | pushaw |

# Index

| A                                  | bit instructions, 32  |
|------------------------------------|-----------------------|
| aaa, 30                            | bound, 34             |
| aad, 30                            | bsf, 32               |
| aam, 31                            | bsr, 32               |
| aas, 31                            | .bss, 20              |
| adc, 29                            | bswap, 26             |
| add, 30                            | bt, 32                |
| addpd, 61                          | btc, 32               |
| addps, 53                          | btr, 32               |
| addressing, 18                     | bts, 33               |
| addsd, $61$                        | .2byte, 20            |
| addss, 53                          | .4byte, 20            |
| .align, 20                         | .8byte, 20            |
| and, 31                            | .byte, 20             |
| andnpd, 62                         | byte instructions, 32 |
| andnps, 55                         |                       |
| andpd, 62                          |                       |
| andps, 55                          |                       |
| arpl, 68                           | C                     |
| as, 11                             | call, 34              |
| command line, 12                   | cbtw, 26              |
| ELF object file, 11                | clc, 38               |
| macro processing, 11               | cld, 38               |
| syntax, UNIX versus Intel, 12      | clflush, 67           |
| .ascii, 20                         | cli, 38               |
| assembler, See as                  | cltd, 26              |
|                                    | cltq, 26              |
|                                    | clts, 68              |
| _                                  | cmc, 38               |
| В                                  | cmov.a, 26            |
| .bcd, 20                           | cmova, 26             |
| binary arithmetic instructions, 29 | cmov.ae, 26           |
|                                    |                       |

| cmovae, 26   | cmovnz, 27                        |
|--------------|-----------------------------------|
| cmov.b, 26   | cmov.o, 28                        |
| emovb, 26    | cmovo, 28                         |
| cmov.be, 26  | cmov.p, 28                        |
| cmovbe, 26   | cmovp, 28                         |
| cmov.c, 26   | cmovpe, 28                        |
| cmovc, 26    | cmovpo, 28                        |
| cmov.e, 26   | cmovs, 28                         |
| cmove, 26    | cmovz, 28                         |
| cmov.g, 26   | cmp, 30                           |
| cmovg, 26    | cmppd, 63                         |
| cmov.ge, 27  | cmpps, 54                         |
| cmovge, 27   | cmps, 36                          |
| cmov.l, 27   | cmpsb, 36                         |
| cmovl, 27    | cmpsd, 63                         |
| cmov.le, 27  | cmpsl, 36                         |
| cmovle, 27   | cmpss, 54                         |
| cmov.na, 27  | cmpsw, 36                         |
| cmovna, 27   | cmpxchg, 28                       |
| cmov.nae, 27 | cmpxchg8b, 28                     |
| cmovnae, 27  | comisd, 63                        |
| cmov.nb, 27  | comiss, 55                        |
| cmovnb, 27   | .comm, 20                         |
| cmov.nbe, 27 | comment, 13                       |
| cmovnbe, 27  | control transfer instructions, 34 |
| cmov.nc, 27  | cpp, 11                           |
| cmovnc, 27   | cpuid, 39                         |
| cmov.ne, 27  | cqtd, 28                          |
| cmovne, 27   | cqto, 28                          |
| cmov.ng, 27  | cvtdq2pd, 64                      |
| cmovng, 27   | cvtdq2ps, 66                      |
| cmov.nge, 27 | cvtpd2dq, 64                      |
| cmovnge, 27  | cvtpd2pi, 64                      |
| cmov.nl, 27  | cvtpd2ps, 64                      |
| cmovnl, 27   | cvtpi2pd, 64                      |
| cmov.nle, 27 | cvtpi2ps, 56                      |
| cmovnle, 27  | cvtps2dq, 66                      |
| cmov.no, 27  | cvtps2pd, 64                      |
| cmovno, 27   | cvtps2pi, 56                      |
| cmov.np, 27  | cvtsd2si, 64                      |
| cmovnp, 27   | cvtsd2ss, 65                      |
| cmov.ns, 27  | cvtsi2sd, 65                      |
| cmovns, 27   | cvtsi2ss, 56                      |
| cmov.nz, 27  | cvtss2sd, 65                      |
|              |                                   |

| cvtss2si, 56                        | fbstp, 40                     |
|-------------------------------------|-------------------------------|
| cvttpd2dq, 65                       | fchs, 41                      |
| cvttpd2pi, 65                       | fclex, 44                     |
| cvttps2dq, 66                       | fcmovb, 40                    |
| cvttps2pi, 57                       | fcmovbe, 40                   |
| cvttsd2si, 65                       | fcmove, 40                    |
| cvttss2si, 57                       | fcmovnb, 40                   |
| cwtd, 28                            | fcmovnbe, 40                  |
| cwtl, 28                            | fcmovne, 40                   |
|                                     | fcmovnu, 40                   |
|                                     | fcmovu, 41                    |
|                                     | fcom, 42                      |
| D                                   | fcomi, 42                     |
| daa, 31                             | fcomip, 43                    |
| das, 31                             | fcomp, 43                     |
| .data, 20                           | fcompp, 43                    |
| data transfer instructions, 26      | fcos, 43                      |
| dec, 30                             | fdecstp, 45                   |
| decimal arithmetic instructions, 30 | fdiv, 41                      |
| directives, 19                      | fdivp, 41                     |
| div, 30                             | fdivr, 41                     |
| divpd, 61                           | fdivrp, 41                    |
| divps, 53                           | ffree, 45                     |
| divsd, 61                           | fiadd, 41                     |
| divss, 53                           | ficom, 43                     |
| .double, 20                         | ficomp, 43                    |
|                                     | fidiv, 41                     |
|                                     | fidivr, 42                    |
| E                                   | fild, 41                      |
| ELF object file, 11                 | .file, 21                     |
| emms, 50                            | fimul, 42                     |
| enter, 34                           | fincstp, 45                   |
| .even, 20                           | finit, 45                     |
| .ext, 20                            | fist, 41                      |
| .cxt, 20                            | fistp, 41                     |
|                                     | fisub, 42                     |
|                                     | fisubr, 42                    |
| F                                   | flag control instructions, 38 |
| f2xm1, 43                           | fld, 41                       |
| fabs, 41                            | fld1, 44                      |
| fadd, 41                            | fldcw, 45                     |
| faddp, 41                           | fldenv, 45                    |
| fbe, See as                         | fldl2e, 44                    |
| fbld, 40                            | fldl2t, 44                    |

| fldlg2, 44                  | fsubrp, 42                          |
|-----------------------------|-------------------------------------|
| fldln2, 44                  | ftst, 43                            |
| fldpi, 44                   | fucom, 43                           |
| fldz, 44                    | fucomi, 43                          |
| .float, 21                  | fucomip, 43                         |
| floating-point instructions | fucomp, 43                          |
| basic arithmetic, 41        | fucompp, 43                         |
| comparison, 42              | fwait, 46                           |
| control, 44                 | fxam, 43                            |
| data transfer, 40           | fxch, 41                            |
| load constants, 44          | fxrstor, 46                         |
| logarithmic                 | fxsave, 46                          |
| See transcendental          | fxtract, 42                         |
| transcendental, 43          | fyl2x, 44                           |
| trigonometric               | fyl2xp1, 44                         |
| See transcendental          |                                     |
| fmul, 42                    |                                     |
| fmulp, 42                   | C                                   |
| fnclex, 45                  | <b>G</b>                            |
| fninit, 45                  | gas, 12                             |
| fnop, 45                    | .globl, 21                          |
| fnsave, 45                  | .group, 21                          |
| fnstcw, 45                  |                                     |
| fnstenv, 45                 |                                     |
| fnstsw, 45                  | н                                   |
| fpatan, 43                  | .hidden, 21                         |
| fprem, 42                   | hlt, 68                             |
| fprem1, 42                  | 1100, 00                            |
| fptan, 44                   |                                     |
| frndint, 42                 |                                     |
| frstor, 45                  | 1                                   |
| fsave, 46                   | I/O (input/output) instructions, 37 |
| fscale, 42                  | .ident, 21                          |
| fsin, 44                    | identifier, 15                      |
| fsincos, 44                 | idiv, 30                            |
| fsqrt, 42                   | imul, 30                            |
| fst, 41                     | in, 38                              |
| fstcw, 46                   | inc, 30                             |
| fstenv, 46                  | ins, 38                             |
| fstp, 41                    | insb, 38                            |
| fstsw, 46                   | insl, 38                            |
| fsub, 42                    | instruction, 17                     |
| fsubp, 42                   | format, 17                          |
| fsubr, 42                   | suffixes, 17                        |

| instructions                    | jnae, 35     |
|---------------------------------|--------------|
| binary arithmetic, 29           | jnb, 35      |
| bit, 32                         | jnbe, 35     |
| byte, 32                        | jnc, 35      |
| control transfer, 34            | jne, 35      |
| data transfer, 26               | jng, 35      |
| decimal arithmetic, 30          | jnge, 35     |
| flag control, 38                | jnl, 35      |
| floating-point, 40-46           | jnle, 35     |
| I/O (input/output), 37          | jno, 35      |
| logical, 31                     | jnp, 35      |
| miscellaneous, 39               | jns, 35      |
| MMX, 46-51                      | jnz, 35      |
| operating system support, 68-70 | jo, 35       |
| Opteron, 70                     | jp, 35       |
| rotate, 31                      | jpe, 35      |
| segment register, 39            | jpo, 35      |
| shift, 31                       | js, 35       |
| SIMD state management, 46       | jz, 35       |
| SSE, 51-59                      |              |
| SSE2, 59-68                     |              |
| string, 36                      |              |
| insw, 38                        | K            |
| int, 34                         | keyword, 15  |
| into, 34                        |              |
| invd, 68                        |              |
| invlpg, 68                      |              |
| iret, 34                        | L            |
|                                 | label, 14    |
|                                 | numeric, 14  |
| _                               | symbolic, 14 |
| J                               | lahf, 38     |
| ja, 34                          | lar, 68      |
| jae, 34                         | lcall, 36    |
| jb, 34                          | .lcomm, 21   |
| jbe, 34                         | ldmxcsr, 57  |
| jc, 34                          | lds, 39      |
| jcxz, 34                        | lea, 39      |
| je, 34                          | leave, 36    |
| jecxz, 35                       | les, 39      |
| jg, 35                          | lfence, 67   |
| jge, 35                         | lfs, 39      |
| jl, 35                          | lgdt, 68     |
| jle, 35                         | lgs, 39      |
| jmp, 35                         | lidt, 69     |

| lldt, 69                       | mov, 28      |
|--------------------------------|--------------|
| lmsw, 69                       | movabs, 28   |
| .local, 21                     | movabsA, 29  |
| lock, 69                       | movapd, 60   |
| lods, 36                       | movaps, 51   |
| lodsb, 37                      | movd, 47     |
| lodsl, 37                      | movdq2q, 66  |
| lodsw, 37                      | movdqa, 66   |
| logical instructions, 31       | movdqu, 66   |
| .long, 22                      | movhlps, 51  |
| loop, 36                       | movhpd, 60   |
| loope, 36                      | movhps, 52   |
| loopne, 36                     | movlhps, 52  |
| loopnz, 36                     | movlpd, 60   |
| loopz, 36                      | movlps, 52   |
| lret, 36                       | movmskpd, 60 |
| lsl, 69                        | movmskps, 52 |
| lss, 39                        | movntdq, 68  |
| ltr, 69                        | movnti, 68   |
|                                | movntpd, 68  |
|                                | movntps, 58  |
|                                | movntq, 58   |
| M                              | movq, 47     |
| m4, 11                         | movq2dq, 66  |
| maskmovdqu, 67                 | movs, 37     |
| maskmovq, 58                   | movsb, 29,37 |
| maxpd, 61                      | movsd, 60    |
| maxps, 53                      | movsl, 37    |
| maxsd, 61                      | movss, 52    |
| maxss, 53                      | movsw, 29,37 |
| mfence, 67                     | movupd, 60   |
| minpd, 61                      | movups, 52   |
| minps, 53                      | movzb, 29    |
| minsd, 61                      | movzw, 29    |
| minss, 53                      | mul, 30      |
| miscellaneous instructions, 39 | mulpd, 61    |
| MMX instructions               | mulps, 53    |
| comparison, 49                 | mulsd, 61    |
| conversion, 47                 | mulss, 53    |
| data transfer, 47              |              |
| logical, 49                    |              |
| packed arithmetic, 48          | M            |
| rotate, 50                     | N            |
| shift, 50                      | neg, 30      |
| state management, 50           | nop, 39      |

| not, 31                                   | pandn, 50       |
|-------------------------------------------|-----------------|
| numbers, 15                               | pause, 68       |
| floating point, 16                        | pavgb, 57       |
| integers, 15                              | pavgw, 57       |
| binary, 15                                | pcmpeqb, 49     |
| decimal, 15                               | pcmpeqd, 49     |
| hexadecimal, 15                           | pcmpeqw, 49     |
| octal, 15                                 | pcmpgtb, 49     |
|                                           | pcmpgtd, 49     |
|                                           | pcmpgtw, 49     |
|                                           | pextrw, 57      |
| 0                                         | pinsrw, 57      |
| operands, 18                              | pmaddwd, 48     |
| immediate, 18                             | pmaxsw, 58      |
| indirect, 18                              | pmaxub, 58      |
| memory                                    | pminsw, 58      |
| addressing, 18                            | pminub, 58      |
| ordering (source, destination), 18        | pmovmskb, 58    |
| register, 18                              | pmulhuw, 58     |
| operating system support instructions, 68 |                 |
| Opteron instructions, 70                  | pmulhw, 48      |
| or, 31                                    | pmullw, 48      |
| orpd, 62                                  | pmuludq, 66     |
| orps, 55                                  | pop, 29         |
| out, 38                                   | popa, 29        |
| outs, 38                                  | popal, 29       |
| outsb, 38                                 | popaw, 29       |
| outsl, 38                                 | popf, 38        |
| outsw, 38                                 | popfw, 38       |
|                                           | .popsection, 22 |
|                                           | por, 50         |
|                                           | prefetchnta, 59 |
| P                                         | prefetcht0, 59  |
| packssdw, 47                              | prefetcht1, 59  |
| packsswb, 47                              | prefetcht2, 59  |
| packuswb, 47                              | .previous, 22   |
| paddb, 48                                 | psadbw, 58      |
| paddd, 48                                 | pshufd, 67      |
| paddq, 66                                 | pshufhw, 67     |
| paddsb, 48                                | pshuflw, 67     |
| paddsw, 48                                | pshufw, 58      |
| paddusb, 48                               | pslld, 50       |
| paddusw, 48                               | pslldq, 67      |
| paddw, 48                                 | psllq, 50       |
| pand, 50                                  | psllw, 50       |

| psrad, 50        | rdtsc, 69                                  |
|------------------|--------------------------------------------|
| psraw, 50        | .rel, 22                                   |
| psrld, 50        | rep, 37                                    |
| psrldq, 67       | repnz, 37                                  |
| psrlq, 50        | repz, 37                                   |
| psrlw, 50        | ret, 36                                    |
| psubb, 48        | rol, 32                                    |
| psubd, 48        | ror, 32                                    |
| psubq, 67        | rotate instructions, 31                    |
| psubsb, 48       | rsm, 69                                    |
| psubsw, 49       | rsqrtps, 54                                |
| psubusb, 49      | rsqrtss, 54                                |
| psubusw, 49      |                                            |
| psubw, 49        |                                            |
| punpckhbw, 47    | S                                          |
| punpckhdq, 47    |                                            |
| punpckhqdq, 67   | sahf, 39                                   |
| punpckhwd, 47    | sal, 32                                    |
| punpcklbw, 47    | sar, 32                                    |
| punpckldq, 47    | sbb, 30                                    |
| punpcklqdq, 67   | scas, 37                                   |
| punpcklwd, 47    | scasb, 37                                  |
| push, 29         | scast, 37                                  |
| pusha, 29        | scasw, 37                                  |
| pushal, 29       | .section, 22                               |
| pushaw, 29       | segment register instructions, 39 .set, 22 |
| pushf, 39        | seta, 33                                   |
| pushfw, 38       | setae, 33                                  |
| .pushsection, 22 | setb, 33                                   |
| pxor, 50         | setbe, 33                                  |
|                  | setc, 33                                   |
|                  | sete, 33                                   |
| Q                | setg, 33                                   |
| .quad, 22        | setge, 33                                  |
| 1,               | setl, 33                                   |
|                  | setle, 33                                  |
|                  | setna, 33                                  |
| R                | setnae, 33                                 |
| rcl, 31          | setnb, 33                                  |
| rcpps, 53        | setnbe, 33                                 |
| rcpss, 53        | setnc, 33                                  |
| rcr, 31          | setne, 33                                  |
| rdmsr, 69        | setng, 33                                  |
| rdpmc, 69        | setnge, 33                                 |

| setnl, 33                              | SSE2 instructions                          |
|----------------------------------------|--------------------------------------------|
| setnle, 33                             | compare, 62                                |
| setno, 33                              | conversion, 64                             |
| setnp, 33                              | data movement, 59                          |
| setns, 33                              | logical, 62                                |
| setnz, 33                              | miscellaneous, 67                          |
| seto, 34                               | packed arithmetic, 60                      |
| setp, 34                               | packed single-precision floating-point, 65 |
| setpe, 34                              | shuffle, 63                                |
| setpo, 34                              | SIMD integer instructions (128-bit), 66    |
| sets, 34                               | unpack, 63                                 |
| setz, 34                               | statement, 13                              |
| sfence, 59                             | empty, 13                                  |
| sgdt, 69                               | stc, 39                                    |
| shift instructions, 31                 | std, 39                                    |
| shl, 32                                | sti, 39                                    |
| shld, 32                               | stmxcsr, 57                                |
| shr, 32                                | stos, 37                                   |
| shrd, 32                               | stosb, 37                                  |
| shufpd, 63                             | stosl, 37                                  |
| shufps, 56                             | stosw, 37                                  |
| sidt, 69                               | str, 69                                    |
| SIMD state management instructions, 46 | .string, 22                                |
| .skip, 22                              | string, 16                                 |
| sldt, 69                               | string instructions, 36                    |
| .sleb128, 22                           | sub, 30                                    |
| smovl, 37                              | subpd, 62                                  |
| smsw, 69                               | subps, 54                                  |
| sqrtpd, 61                             | subsd, 62                                  |
| sqrtps, 54                             | subss, 54                                  |
| sqrtsd, 61                             | .symbolic, 22                              |
| sqrtss, 54                             | sysenter, 69                               |
| SSE instructions                       | sysexit, 69                                |
| compare, 54                            | - <b>,</b> ,                               |
| conversion, 56                         |                                            |
| data transfer, 51                      |                                            |
| integer (64–bit SIMD), 57              | T                                          |
| logical, 55                            | .tbss, 23                                  |
| miscellaneous, 58                      | .tcomm, 23                                 |
| MXCSR state management, 57             | .tdata, 23                                 |
| packed arithmetic, 52                  | test, 34                                   |
| shuffle, 55                            | .text, 23                                  |
| unpack, 55                             |                                            |

#### U

ucomisd, 63 ucomiss, 55 ud2, 39 .uleb128, 23 unpckhpd, 63 unpckhps, 56 unpcklpd, 63 unpcklps, 56

#### V

.value, 23 verr, 69 verw, 70

#### W

wait, 46 wbinvd, 70 .weak, 23 whitespace, 13 wrmsr, 70

#### X

xadd, 29 xchg, 29 xchgA, 29 xlat, 39 xlatb, 39 xor, 31 xorpd, 62 xorps, 55

#### Ζ

.zero, 23