

# High Density Single Port SRAM RVT-HVT-RVT Compiler CLN40G 40nm Process 256 Rows Per Bank, 0.299um^2 Bit Cell 512 Words X 64 Bits, Mux 16 Instance

#### Overview

The Synchronous Single-Port Ram is optimized for speed and density. The memory is designed to take full advantage of the TSMC 40nm CLN40G CMOS process.

The storage array is composed of six-transistor bit cells with fully static circuitry. The SRAM operates at a voltage of 0.9V to 0.9V and a junction temperature range of 25.0°C to 25.0°C.

### **Instance Settings**

| Parameter               | Setting        |
|-------------------------|----------------|
| Instance Name           | sram_sp_512x64 |
| Process                 | CLN40G         |
| Words                   | 512            |
| Bits                    | 64             |
| Mux                     | 16             |
| Write Mask              | off            |
| Extra Margin Adjustment | on             |
| Redundancy              | off            |
| Soft Error Repair       | none           |
| BIST Muxes              | on             |
| Output Drive            | 6              |
| Power Routing Type      | otc            |
| Top Metal               | M5-M9          |
| Frequency               | 100 MHz        |
| Power Gating            | off            |
| Retention               | on             |
| Back Biasing            | off            |
| Weak Bit Test           | off            |
| Read Disturb Test       | off            |
| Pipeline                | off            |
| Write-thru              | on             |

## **Description**

The single-port synchronous RAM is a fully static memory with write enable (WEN), chip enable (CEN), address (A), data in (D) and data out (Q) pins. The RAM is self-timed and consumes the minimum amount of power for read or write operations.

All synchronous inputs are latched on the rising-edge of the clock signal. When CEN is low and WEN is high the memory will read. When CEN and WEN are both low the word on the D will be written to the memory. It will appear at the outputs (write-thru).

When CEN is high the memory is deselected and forced into a low-power standby mode. Stored data is fully retained but memory access is disabled for data read or data write, the existing data outputs continue to drive their previous values.

#### **Description** (cont)

The Self timing overrride STOV allows you to adjust the latching of output in posedge or negedge of the clock.

The Extra Margin Adjustment EMA, Sense amp Extra margin adjustment EMAS and Write Extra margin adjustment EMAW allows you to adjust the width of the self timing pulse.

BIST muxes with test inputs, test enable (TEN) and test outputs are connected to each input.

Memory normal mode is enabled (RET1N=1). In this mode the core and periphery power are both connected to the chip level power grid either through power rings or through Artigrid

Refer to the users manual for a more detailed description of memory operation.

## **Physical Dimensions**

| Area Type | Width (μm) | Height (μm) | Area (μm²) |
|-----------|------------|-------------|------------|
| Core      | 891.03     | 62.98       | 56117.1    |

## **Symbol**



## **Pin Description**

| Pin       | Description                                   |
|-----------|-----------------------------------------------|
| A[8:0]    | Address (A[0] = LSB)                          |
| D[63:0]   | Data Input (D[0] = LSB)                       |
| CLK       | Clock                                         |
| CEN       | Chip Enable (active low)                      |
| WEN       | Write Enable (active low)                     |
| Q[63:0]   | Data Output (Q[0] = LSB)                      |
| EMA[2:0]  | Extra Margin Adjustment (EMA[0] = LSB)        |
| EMAS      | Sense amp Extra Margin Adjustment (EMAS)      |
| EMAW[1:0] | Write Extra Margin Adjustment (EMAW[0] = LSB) |
| TEN       | Test Mode Enable (active low)                 |
| TA[8:0]   | Address Test Input (TA[0] = LSB)              |
| AY[8:0]   | Address Mux Output (AY[0] = LSB)              |
| TD[63:0]  | Data Test Input (TD[0] = LSB)                 |
| DY[63:0]  | Data Mux Output (DY[0] = LSB)                 |
| TCEN      | Chip Enable Test Input (active low)           |
| CENY      | Chip Enable Mux Output                        |
| TWEN      | Write Enable Test Input (active low)          |
| WENY      | Write Enable Mux Output                       |
| BEN       | Bypass Mode Enable (active low)               |
| TQ[63:0]  | Test mux Q Input (TQ[0] = LSB)                |
| RET1N     | Retention Input (active low)                  |
| STOV      | Self timing override                          |

## Read Cycle Timing stov=0



## Write Cycle Timing stov=0



## Read Cycle Timing stov=1



## Write Cycle Timing stov=1



## Timing (units = ns)

The timing tables shows delay values measured from the input threshold to the output threshold. The timing and power values are measured at input slew of 0.1ns on clock pin, 0.1ns on signal pins and output load 0.05pF.

| Pin                              | Symbol                | Typical Process<br>0.9V, 25°C |       |
|----------------------------------|-----------------------|-------------------------------|-------|
|                                  |                       | Min                           | Max   |
| Read Cycle                       | t <sub>cyce0</sub>    | 0.778                         |       |
| Write Cycle                      | t <sub>cyce0ew0</sub> | 0.778                         |       |
| Read Access <sup>1,2</sup>       | t <sub>ae0</sub>      |                               | 0.661 |
| Write-Thru Access <sup>1,2</sup> | ta                    |                               | 0.568 |
| Clock high                       | t <sub>ckh</sub>      | 0.081                         |       |
| Clock low                        | t <sub>ckl</sub>      | 0.083                         |       |
| Clock rise slew                  | t <sub>ckr</sub>      |                               | 0.545 |
| CENY load factor <sup>3</sup>    | K <sub>cenyload</sub> |                               | 0.841 |
| AY load factor <sup>3</sup>      | K <sub>ayload</sub>   |                               | 0.841 |
| DY load factor <sup>3</sup>      | K <sub>dyload</sub>   |                               | 0.814 |
| WENY load factor <sup>3</sup>    | K <sub>wenyload</sub> |                               | 0.841 |
| Q load factor <sup>3</sup>       | K <sub>qload</sub>    |                               | 0.315 |
| A setup                          | t <sub>as</sub>       | 0.196                         |       |
| A hold                           | t <sub>ah</sub>       | 0.160                         |       |
| D setup                          | t <sub>ds</sub>       | 0.028                         |       |

**Timing continued** (units = ns)

| Pin                             | Symbol                   | Typical Process<br>0.9V, 25°C |     |
|---------------------------------|--------------------------|-------------------------------|-----|
|                                 |                          | Min                           | Max |
| D hold                          | t <sub>dh</sub>          | 0.138                         |     |
| CEN setup                       | t <sub>cs</sub>          | 0.127                         |     |
| CEN hold                        | t <sub>ch</sub>          | 0.166                         |     |
| WEN setup                       | t <sub>ws</sub>          | 0.108                         |     |
| WEN hold                        | t <sub>wh</sub>          | 0.160                         |     |
| STOV setup                      | t <sub>ss</sub>          | 0.781                         |     |
| STOV hold                       | t <sub>sh</sub>          | 0.778                         |     |
| RET1N setup                     | t <sub>ret1ns</sub>      | 1.482                         |     |
| RET1N hold                      | t <sub>ret1nh</sub>      | 0.778                         |     |
| RET1N fall to<br>TCEN rise hold | t <sub>ret1n_tcenh</sub> | 0.778                         |     |
| TCEN fall to<br>RET1N rise hold | t <sub>tcen_ret1nh</sub> | 1.309                         |     |
| RET1N fall to<br>CEN rise hold  | t <sub>ret1n_cenh</sub>  | 0.778                         |     |
| CEN fall to<br>RET1N rise hold  | t <sub>cen_ret1nh</sub>  | 1.309                         |     |

## Cycle and Access Timing for Different Values of Extra Margin Adjustment (units = ns)

| Pin                         | Symbol                | Typical<br>0.9V, | Process<br>25°C |
|-----------------------------|-----------------------|------------------|-----------------|
|                             |                       | Min              | Max             |
| Read Cycle EMA=0            | t <sub>cyce0</sub>    | 0.778            |                 |
| Read Cycle EMA=1            | t <sub>cyce1</sub>    | 0.836            |                 |
| Read Cycle EMA=2            | t <sub>cyce2</sub>    | 0.858            |                 |
| Read Cycle EMA=3            | t <sub>cyce3</sub>    | 0.880            |                 |
| Read Cycle EMA=4            | t <sub>cyce4</sub>    | 0.915            |                 |
| Read Cycle EMA=5            | t <sub>cyce5</sub>    | 0.980            |                 |
| Read Cycle EMA=6            | t <sub>cyce6</sub>    | 1.043            |                 |
| Read Cycle EMA=7            | t <sub>cyce7</sub>    | 1.108            |                 |
| Write Cycle<br>EMA=0 EMAW=0 | t <sub>cyce0ew0</sub> | 0.778            |                 |
| Write Cycle<br>EMA=0 EMAW=1 | t <sub>cyce0ew1</sub> | 0.795            |                 |

Output delays and a load dependency (Kload) which is used to calculate: TotalDelay = FixedDelay + (Kload x Cload).

Access time is defined as the longest possible delay to valid output for the typical and slow corners, and the shortest possible delay for the fast corners.

The output load factor units are ns/pF.

# **Cycle and Access Timing for Different Values of Extra Margin Adjustment continued** (units = ns)

| _                           | _                     |                                          |
|-----------------------------|-----------------------|------------------------------------------|
| Pin                         | Symbol                | Typical Process<br>0.9V, 25°C<br>Min Max |
| Write Cycle<br>EMA=0 EMAW=2 | t <sub>cyce0ew2</sub> | 0.831                                    |
| Write Cycle<br>EMA=0 EMAW=3 | t <sub>cyce0ew3</sub> | 0.894                                    |
| Write Cycle<br>EMA=1 EMAW=0 | t <sub>cyce1ew0</sub> | 0.836                                    |
| Write Cycle<br>EMA=1 EMAW=1 | t <sub>cyce1ew1</sub> | 0.853                                    |
| Write Cycle<br>EMA=1 EMAW=2 | t <sub>cyce1ew2</sub> | 0.889                                    |
| Write Cycle<br>EMA=1 EMAW=3 | t <sub>cyce1ew3</sub> | 0.952                                    |
| Write Cycle<br>EMA=2 EMAW=0 | t <sub>cyce2ew0</sub> | 0.858                                    |
| Write Cycle<br>EMA=2 EMAW=1 | t <sub>cyce2ew1</sub> | 0.875                                    |
| Write Cycle<br>EMA=2 EMAW=2 | t <sub>cyce2ew2</sub> | 0.911                                    |
| Write Cycle<br>EMA=2 EMAW=3 | t <sub>cyce2ew3</sub> | 0.974                                    |
| Write Cycle<br>EMA=3 EMAW=0 | t <sub>cyce3ew0</sub> | 0.880                                    |
| Write Cycle<br>EMA=3 EMAW=1 | t <sub>cyce3ew1</sub> | 0.897                                    |
| Write Cycle<br>EMA=3 EMAW=2 | t <sub>cyce3ew2</sub> | 0.934                                    |
| Write Cycle<br>EMA=3 EMAW=3 | t <sub>cyce3ew3</sub> | 0.996                                    |
| Write Cycle<br>EMA=4 EMAW=0 | t <sub>cyce4ew0</sub> | 0.915                                    |
| Write Cycle<br>EMA=4 EMAW=1 | t <sub>cyce4ew1</sub> | 0.932                                    |
| Write Cycle<br>EMA=4 EMAW=2 | t <sub>cyce4ew2</sub> | 0.968                                    |
| Write Cycle<br>EMA=4 EMAW=3 | t <sub>cyce4ew3</sub> | 1.031                                    |
| Write Cycle<br>EMA=5 EMAW=0 | t <sub>cyce5ew0</sub> | 0.980                                    |
| Write Cycle<br>EMA=5 EMAW=1 | t <sub>cyce5ew1</sub> | 0.997                                    |

# **Cycle and Access Timing for Different Values of Extra Margin Adjustment continued** (units = ns)

| Pin                         | Symbol                | Typical<br>0.9V,<br>Min | Process<br>25°C<br>Max |
|-----------------------------|-----------------------|-------------------------|------------------------|
| Write Cycle<br>EMA=5 EMAW=2 | t <sub>cyce5ew2</sub> | 1.034                   |                        |
| Write Cycle<br>EMA=5 EMAW=3 | t <sub>cyce5ew3</sub> | 1.096                   |                        |
| Write Cycle<br>EMA=6 EMAW=0 | t <sub>cyce6ew0</sub> | 1.043                   |                        |
| Write Cycle<br>EMA=6 EMAW=1 | t <sub>cyce6ew1</sub> | 1.060                   |                        |
| Write Cycle<br>EMA=6 EMAW=2 | t <sub>cyce6ew2</sub> | 1.096                   |                        |
| Write Cycle<br>EMA=6 EMAW=3 | t <sub>cyce6ew3</sub> | 1.159                   |                        |
| Write Cycle<br>EMA=7 EMAW=0 | t <sub>cyce7ew0</sub> | 1.108                   |                        |
| Write Cycle<br>EMA=7 EMAW=1 | t <sub>cyce7ew1</sub> | 1.125                   |                        |
| Write Cycle<br>EMA=7 EMAW=2 | t <sub>cyce7ew2</sub> | 1.162                   |                        |
| Write Cycle<br>EMA=7 EMAW=3 | t <sub>cyce7ew3</sub> | 1.225                   |                        |
| Read Access EMA=0           | t <sub>ae0</sub>      |                         | 0.661                  |
| Read Access EMA=1           | t <sub>ae1</sub>      |                         | 0.718                  |
| Read Access EMA=2           | t <sub>ae2</sub>      |                         | 0.741                  |
| Read Access EMA=3           | t <sub>ae3</sub>      |                         | 0.763                  |
| Read Access EMA=4           | t <sub>ae4</sub>      |                         | 0.797                  |
| Read Access EMA=5           | t <sub>ae5</sub>      |                         | 0.863                  |
| Read Access EMA=6           | t <sub>ae6</sub>      |                         | 0.926                  |
| Read Access EMA=7           | t <sub>ae7</sub>      |                         | 0.991                  |
| Write-Thru Access           | t <sub>a</sub>        |                         | 0.568                  |
| EMA setup                   | t <sub>emas</sub>     | 0.781                   |                        |
| EMA hold                    | t <sub>emah</sub>     | 0.778                   |                        |
| EMAS setup                  | t <sub>emass</sub>    | 0.781                   |                        |
| EMAS hold                   | t <sub>emash</sub>    | 0.778                   |                        |
| EMAW setup                  | t <sub>emaws</sub>    | 0.781                   |                        |
| EMAW hold                   | t <sub>emawh</sub>    | 0.778                   |                        |

<sup>\*\*</sup>Illegal setting of EMA for this corner.

# **BIST Mux Timing** (units = ns)

| 3(1                       |                       |                         |                        |
|---------------------------|-----------------------|-------------------------|------------------------|
| Pin                       | Symbol                | Typical<br>0.9V,<br>Min | Process<br>25°C<br>Max |
| CENY load                 | K <sub>ceny</sub>     |                         | 0.841                  |
| WENY load                 | K <sub>weny</sub>     |                         | 0.841                  |
| AY load                   | K <sub>ay</sub>       |                         | 0.841                  |
| DY load                   | K <sub>dy</sub>       |                         | 0.814                  |
| TEN rise<br>to CENY delay | t <sub>tenceny</sub>  |                         | 0.341                  |
| TEN fall to CENY delay    | t <sub>tenceny</sub>  |                         | 0.392                  |
| CEN to CENY delay         | t <sub>cenceny</sub>  |                         | 0.141                  |
| TCEN to CENY delay        | t <sub>tcenceny</sub> |                         | 0.179                  |
| TEN rise<br>to WENY delay | t <sub>tenweny</sub>  |                         | 0.341                  |
| TEN fall<br>to WENY delay | t <sub>tenweny</sub>  |                         | 0.392                  |
| WEN<br>to WENY delay      | t <sub>wenweny</sub>  |                         | 0.142                  |
| TWEN<br>to WENY delay     | t <sub>twenweny</sub> |                         | 0.174                  |
| TEN rise<br>to AY delay   | t <sub>tenay</sub>    |                         | 0.342                  |
| TEN fall<br>to AY delay   | t <sub>tenay</sub>    |                         | 0.398                  |
| A to AY delay             | t <sub>aay</sub>      |                         | 0.145                  |
| TA to AY delay            | t <sub>taay</sub>     |                         | 0.180                  |
| TEN rise<br>to DY delay   | t <sub>tendy</sub>    |                         | 0.400                  |
| TEN fall<br>to DY delay   | t <sub>tendy</sub>    |                         | 0.404                  |
| D to DY delay             | t <sub>ddy</sub>      |                         | 0.161                  |
| TD to DY delay            | t <sub>tddy</sub>     |                         | 0.169                  |
| BEN rise<br>to Q delay    | t <sub>benq</sub>     |                         | 0.330                  |
| BEN fall<br>to Q delay    | t <sub>benq</sub>     |                         | 0.353                  |
| TQ to Q delay             | t <sub>tqq</sub>      |                         | 0.181                  |
| TEN setup                 | t <sub>tens</sub>     | 0.437                   |                        |
| TEN hold                  | t <sub>tenh</sub>     | 0.000                   |                        |
| TCEN setup                | t <sub>tcens</sub>    | 0.145                   |                        |
| TCEN hold                 | t <sub>tcenh</sub>    | 0.141                   |                        |
| TWEN setup                | t <sub>twens</sub>    | 0.136                   |                        |
| TWEN hold                 | t <sub>twenh</sub>    | 0.142                   |                        |

# **BIST Mux Timing** (units = ns)

| Pin      | Symbol           | Typical<br>0.9V, | Process<br>25°C |
|----------|------------------|------------------|-----------------|
|          |                  | Min              | Max             |
| TA setup | t <sub>tas</sub> | 0.221            |                 |
| TA hold  | t <sub>tah</sub> | 0.142            |                 |
| TD setup | t <sub>tds</sub> | 0.036            |                 |
| TD hold  | t <sub>tdh</sub> | 0.131            |                 |

# **Pin Capacitance** (units = fF)

| Pin   | Typical Process<br>0.9V, 25°C |
|-------|-------------------------------|
| Α     | 4.662                         |
| D     | 5.443                         |
| CLK   | 14.212                        |
| CEN   | 4.324                         |
| WEN   | 4.188                         |
| EMA   | 6.611                         |
| EMAW  | 6.400                         |
| EMAS  | 6.022                         |
| TEN   | 7.695                         |
| TA    | 4.139                         |
| TD    | 4.678                         |
| TCEN  | 3.667                         |
| TWEN  | 3.991                         |
| BEN   | 17.214                        |
| TQ    | 5.512                         |
| RET1N | 34.672                        |
| STOV  | 6.631                         |

## **Power** (current units = mA)

| Pin                                 | Typical Process<br>0.9V, 25°C |
|-------------------------------------|-------------------------------|
| core AC Curr (EMA=0) <sup>1,4</sup> | 0.051178                      |
| peri AC Curr (EMA=0) <sup>1,4</sup> | 3.455545                      |
| core AC Curr (EMA=1) <sup>1,4</sup> | 0.050942                      |
| peri AC Curr (EMA=1) <sup>1,4</sup> | 3.442584                      |
| core AC Curr (EMA=2) <sup>1,4</sup> | 0.050942                      |
| peri AC Curr (EMA=2) <sup>1,4</sup> | 3.533976                      |
| core AC Curr (EMA=3) <sup>1,4</sup> | 0.051734                      |
| peri AC Curr (EMA=3) <sup>1,4</sup> | 3.518885                      |
| core AC Curr (EMA=4) <sup>1,4</sup> | 0.051551                      |

# **Power continued** (current units = mA)

| rower continued (current drints = mA)     |                               |  |
|-------------------------------------------|-------------------------------|--|
| Pin                                       | Typical Process<br>0.9V, 25°C |  |
| peri AC Curr (EMA=4) <sup>1,4</sup>       | 3.61168                       |  |
| core AC Curr (EMA=5) <sup>1,4</sup>       | 0.052073                      |  |
| peri AC Curr (EMA=5) <sup>1,4</sup>       | 3.715061                      |  |
| core AC Curr (EMA=6) <sup>1,4</sup>       | 0.051904                      |  |
| peri AC Curr (EMA=6) <sup>1,4</sup>       | 3.865033                      |  |
| core AC Curr (EMA=7) <sup>1,4</sup>       | 0.052541                      |  |
| peri AC Curr (EMA=7) <sup>1,4</sup>       | 3.936113                      |  |
| core Read AC Curr (EMA=0) <sup>1,4</sup>  | 0.058721                      |  |
| peri Read AC Curr (EMA=0) <sup>1,4</sup>  | 3.701611                      |  |
| core Read AC Curr (EMA=1) <sup>1,4</sup>  | 0.0584                        |  |
| peri Read AC Curr (EMA=1) <sup>1,4</sup>  | 3.825374                      |  |
| core Read AC Curr (EMA=2)1,4              | 0.05827                       |  |
| peri Read AC Curr (EMA=2) <sup>1,4</sup>  | 3.886265                      |  |
| core Read AC Curr (EMA=3) <sup>1,4</sup>  | 0.059228                      |  |
| peri Read AC Curr (EMA=3) <sup>1,4</sup>  | 3.914283                      |  |
| core Read AC Curr (EMA=4) <sup>1,4</sup>  | 0.058861                      |  |
| peri Read AC Curr (EMA=4) <sup>1,4</sup>  | 4.005032                      |  |
| core Read AC Curr (EMA=5)1,4              | 0.059604                      |  |
| peri Read AC Curr (EMA=5) <sup>1,4</sup>  | 4.133725                      |  |
| core Read AC Curr (EMA=6) <sup>1,4</sup>  | 0.059521                      |  |
| peri Read AC Curr (EMA=6) <sup>1,4</sup>  | 4.310262                      |  |
| core Read AC Curr (EMA=7) <sup>1,4</sup>  | 0.060396                      |  |
| peri Read AC Curr (EMA=7) <sup>1,4</sup>  | 4.427514                      |  |
| core Write AC Curr (EMA=0) <sup>1,4</sup> | 0.043634                      |  |
| peri Write AC Curr (EMA=0) <sup>1,4</sup> | 3.209479                      |  |
| core Write AC Curr (EMA=1) <sup>1,4</sup> | 0.043484                      |  |
| peri Write AC Curr (EMA=1) <sup>1,4</sup> | 3.059795                      |  |
| core Write AC Curr (EMA=2) <sup>1,4</sup> | 0.043614                      |  |
| peri Write AC Curr (EMA=2) <sup>1,4</sup> | 3.181686                      |  |
| core Write AC Curr (EMA=3) <sup>1,4</sup> | 0.04424                       |  |
| peri Write AC Curr (EMA=3) <sup>1,4</sup> | 3.123487                      |  |
| core Write AC Curr (EMA=4) <sup>1,4</sup> | 0.044241                      |  |
| peri Write AC Curr (EMA=4) <sup>1,4</sup> | 3.218329                      |  |
| core Write AC Curr (EMA=5) <sup>1,4</sup> | 0.044542                      |  |
| peri Write AC Curr (EMA=5) <sup>1,4</sup> | 3.296397                      |  |
| core Write AC Curr (EMA=6) <sup>1,4</sup> | 0.044287                      |  |
| peri Write AC Curr (EMA=6) <sup>1,4</sup> | 3.419804                      |  |
| core Write AC Curr (EMA=7) <sup>1,4</sup> | 0.044685                      |  |
| peri Write AC Curr (EMA=7) <sup>1,4</sup> | 3.444712                      |  |
| core Peak Curr                            | 4.237288                      |  |
| peri Peak Curr                            | 188.715393                    |  |
| core Deselected Curr <sup>2,4</sup>       | 0.000e+00                     |  |

### Power continued (current units = mA)

| Pin                                 | Typical Process<br>0.9V, 25°C |
|-------------------------------------|-------------------------------|
| peri Deselected Curr <sup>2,4</sup> | 0.446588                      |
| core Standby Curr                   | 0.096559                      |
| peri Standby Curr                   | 0.210716                      |
| core Retention Standby Curr         | 0.096711                      |
| peri Retention Standby Curr         | 0.017714                      |

<sup>\*\*</sup> Illegal setting of EMA for this corner.

#### **Clock Noise Limit**

| Cumbal | Typical Process<br>0.9V, 25°C |         |
|--------|-------------------------------|---------|
| Symbol | Pulse<br>Width                | Voltage |
| CLK    | 10.000ns                      | 0.392V  |

The clock noise limit is the maximum voltage allowed (for the indicated pulse width) that does not cause an unintentional memory cycle or other memory failure.

#### Supply Noise Limit (units = V)

| Pin    | Typical Process<br>0.9V, 25°C |  |
|--------|-------------------------------|--|
| Power  | 0.090                         |  |
| Ground | 0.090                         |  |

The power and ground noise limit is the maximum supply voltage transition that is allowed without causing a memory failure.

Artisan Components, Artisan, and Process-Perfect are registered trademarks of ARM Physical IP, Inc. Accelerated Retention Test, Advantage, Artigrid, ArtNuvo, Capstone, ElectroArt, Extra Margin Adjustment, Flex-Repair, Integral-I/O, Metro, SAGE, SAGE-HS, SAGE-X, and Velocity are trademarks of ARM Physical IP, Inc. ARM acknowledges the trademarks of other organizations for their respective products or services metioned in this document.

ARM reserves the right to make changes to any products and services described herein, at any time without notice in order to make improvements in design, performance, or presentation and to provide the best possible products and services. Customers should obtain the latest specifications before referencing any information, product, or service described herein, except as expressly agreed in writing by and officer of ARM.

ARM does not assume any responsibility or liability arising out of the application or use of any products or services described herein, except as expressly agreed to in writing by and officer of ARM; nor does the purchase, lease, or use of a product or service from ARM convey license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of ARM or of third parties.

The AC current value assumes 50% read and write operations, where all addresses and 50% of input and output pins switch at the user defined frequency of 100MHz. It is assumed that EMA and BIST pins do not switch.

The deselected current assumes the memory is deselected, all addresses switch, and 50% of input pins switch at the user defined frequency of 100MHz. The logic switching component of deselected power becomes negligibly small if the input pins are held stable by externally controlling these signals with chip select. It is assumed that EMA and BIST pins do not switch.

<sup>&</sup>lt;sup>3</sup>The standby current value is independent of frequency and assumes all inputs and outputs are stable.

The leakage current component is not included in this value.