# **Computer Organization**

Lab 1: 32-bit ALU

# 1. Architecture diagrams



# 2. Hardware module analysis

alu\_top:

 $0000 \rightarrow logic and '&'$ 

 $0001 \rightarrow logic or '|'$ 

0010 →

| src1 | src2 | cin | cout | result |
|------|------|-----|------|--------|
| 0    | 0    | 0   | 0    | 0      |
| 0    | 0    | 1   | 0    | 1      |
| 0    | 1    | 0   | 0    | 1      |
| 0    | 1    | 1   | 1    | 0      |
| 1    | 0    | 0   | 0    | 1      |
| 1    | 0    | 1   | 1    | 0      |
| 1    | 1    | 0   | 1    | 0      |
| 1    | 1    | 1   | 1    | 1      |

therefore, cout = (src1 & src2) | (src1 & cin) | (src2 & cin) result = src1 ^ src2 ^ cin

$$0110 \rightarrow a - b = a + (\sim b) + 1$$

therefore, the design is similar to 0010,

but with src2 replaced by ~src2

the additional 1 will be added as cin of ALU00,

so no need to do anything on this level

1100 
$$\rightarrow$$
 nor = (not a) and (not b)

0111 → the idea of slt is a-b, and see whether msb is 1 or 0
therefore, the design is similar to 0110, but result should be less
msb belongs to ALU31, so no need to do anything at this part

### > alu 31:

 $0000, 0001, 1100 \rightarrow \text{same as alu top}$ 

0010, 0110 → cout and result are the same as alu\_top,

overflow = xor the cin and cout of the last bit

 $0111 \rightarrow \text{result}$  is the same as alu\_top,

set is the result of subtraction



#### alu:

composed of thirty-one alu\_top and one alu\_31,

note that cin of the first bit is Binvert and its less is set from the last bit

if rst\_n == 0, reset all the outputs

if rst\_n == 1, get the results from each 1-bit alu,

calculate zero, which is a nor gate of all the results, and if the operation is add or sub,

# get cout and overflow from the last bit, otherwise set them to default 0

here I use some temporary wire variables, the reason is explained in Q4

## 3. Experimental result



From the chart, we see that operation\_in differs from time to time, with each distinct number represents an operation on  $src1_in$  and  $src2_in$ . As a result, result\_out and  $zcv_out$  changes corresponding to operation\_in,  $src1_in$  and  $src2_in$  at that time. For example, when  $src1_in = ffff0000$ ,  $src2_in = 0000ffff$ , and operation\_in = 0 (, which means "and"), then the result\_out = 0 and  $zcv_out = 4$  (since  $zero_out = 1$ ).

Besides, at every moment, result\_out equals result\_correct, and zcv\_out equals zcv\_correct. That's why the following message comes in:

## 4. Problems you met and solutions

This was the first time I used Verilog, and I didn't know exactly the difference between types "wire" and "reg". Therefore, I was stuck with the same error message for about two days, which is, "concurrent assignment to a non-net 'result' is not permitted".

To solve this problem, I asked my classmates, looking up on the internet, and asked ChatGPT for help as well. In the end, my solution was to declare a

temporary wire array catching result from each 1-bit ALU first. Then assign the value to the reg array while triggered. This solution fixed my code well!

## 5. Summary

As the first try on exploring the world of Verilog, I think building a 32-bit ALU is a meaningful start. For one thing, ALU is important for being the fundamental computing component of a CPU. For another, it's not difficult to implement the design. What we need to do is just observe the connections between lines and gates, and follow the diagram carefully. My overall feedback is that, this is a moderately challenging practice, and it gives me a sense of accomplishment.