# **Computer Organization Lab3**

Name:

ID:

# **Architecture diagrams:**

(modified from Ch4 ppt)



# **Hardware module analysis:**

----- same as Lab2 -----

#### > Adder

Composed of 32 full-adders, with "cin" of the first bit be 0. full-adder:

|   | Input | Output |        |      |  |
|---|-------|--------|--------|------|--|
| a | b     | cin    | result | cout |  |
| 0 | 0     | 0      | 0      | 0    |  |
| 0 | 0     | 1      | 1      | 0    |  |
| 0 | 1     | 0      | 1      | 0    |  |
| 0 | 1     | 1      | 0      | 1    |  |
| 1 | 0     | 0      | 1      | 0    |  |

| 1 | 0 | 1 | 0 | 1 |
|---|---|---|---|---|
| 1 | 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 |

#### > ALU

I use the behavioral 32-bit ALU from the textbook directly.



FIGURE C.5.14 The symbol commonly used to represent an ALU, as shown in Figure C.5.12. This symbol is also used to represent an adder, so it is normally labeled either with ALU or Adder.

# ➤ MUX\_2to1

The function of this module is to choose one data from the given two data. So the output depends on how "select\_i" specifies and chooses the corresponding data.

# ➤ Shift Left Two 32

Every bit shifts left by two bits, with the last two lsb given 0s.



### > Sign Extend

Bit  $16\sim31$  are the duplicate of msb of the input, while the remaining bits are the same as the input.



\_\_\_\_\_

# > ALU\_Ctrl

|      |     | Input |     |     |     |     |     |     |     |      | Out  | tput |      |
|------|-----|-------|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|
|      | fc5 | fc4   | fc3 | fc2 | fc1 | fc0 | op2 | op1 | op0 | ctr3 | ctr2 | ctr1 | ctr0 |
| add  | 1   | 0     | 0   | 0   | 0   | 0   | 1   | 1   | 0   | 0    | 0    | 1    | 0    |
| sub  | 1   | 0     | 0   | 0   | 1   | 0   | 1   | 1   | 0   | 0    | 1    | 1    | 0    |
| and  | 1   | 0     | 0   | 1   | 0   | 0   | 1   | 1   | 0   | 0    | 0    | 0    | 0    |
| or   | 1   | 0     | 0   | 1   | 0   | 1   | 1   | 1   | 0   | 0    | 0    | 0    | 1    |
| slt  | 1   | 0     | 1   | 0   | 1   | 0   | 1   | 1   | 0   | 0    | 1    | 1    | 1    |
| jr   | 0   | 0     | 1   | 0   | 0   | 0   | 1   | 1   | 0   | 0    | 0    | 0    | 0    |
| addi | X   | X     | X   | X   | X   | X   | 0   | 0   | 0   | 0    | 0    | 1    | 0    |
| slti | X   | X     | X   | X   | X   | X   | 1   | 0   | 1   | 0    | 1    | 1    | 1    |
| beq  | X   | X     | X   | X   | X   | X   | 0   | 0   | 1   | 0    | 1    | 1    | 0    |
| 1w   | X   | X     | X   | X   | X   | X   | 0   | 0   | 0   | 0    | 0    | 1    | 0    |
| sw   | X   | X     | X   | X   | X   | X   | 0   | 0   | 0   | 0    | 0    | 1    | 0    |
| jp   | X   | X     | X   | X   | X   | X   | X   | X   | X   | X    | X    | X    | X    |
| jal  | X   | X     | X   | X   | X   | X   | X   | X   | X   | X    | X    | X    | X    |

given function field ALU opcode ALU control designed by me

#### Decoder

|      |                       |     | Inp     | out     |     |     | Output |       |       |              |                   |      |        |
|------|-----------------------|-----|---------|---------|-----|-----|--------|-------|-------|--------------|-------------------|------|--------|
|      | op5                   | op4 | op3     | op2     | op1 | op0 | RW     | alu   | alu   | alu          | Src               | RD   | Brh    |
|      |                       |     |         |         |     |     |        | op2   | op1   | op0          |                   |      |        |
| R-f  | 0                     | 0   | 0       | 0       | 0   | 0   | 1      | 1     | 1     | 0            | 0                 | 01   | 0      |
| addi | 0                     | 0   | 1       | 0       | 0   | 0   | 1      | 0     | 0     | 0            | 1                 | 00   | 0      |
| slti | 0                     | 0   | 1       | 0       | 1   | 0   | 1      | 1     | 0     | 1            | 1                 | 00   | 0      |
| beq  | 0                     | 0   | 0       | 1       | 0   | 0   | 0      | 0     | 0     | 1            | 0                 | XX   | 1      |
| lw   | 1                     | 0   | 0       | 0       | 1   | 1   | 1      | 0     | 0     | 0            | 1                 | 00   | 0      |
| sw   | 1                     | 0   | 1       | 0       | 1   | 1   | 0      | 0     | 0     | 0            | 1                 | XX   | 0      |
| jp   | 0                     | 0   | 0       | 0       | 1   | 0   | 0      | X     | X     | X            | X                 | XX   | 0      |
| jal  | 0                     | 0   | 0       | 0       | 1   | 1   | 1      | X     | X     | X            | X                 | 10   | 0      |
|      |                       |     |         |         |     |     |        |       |       | <del> </del> |                   |      |        |
|      |                       | ٤   | given o | p field |     | F   | RegWri | ite A | LU op | code         | ALUS <sub>1</sub> | rc 🗸 | Branch |
|      | designed by me RegDst |     |         |         |     |     |        |       |       |              | t                 |      |        |

|      |                |     | Inp | out |     |     | Output |         |          |          |
|------|----------------|-----|-----|-----|-----|-----|--------|---------|----------|----------|
|      | op5            | op4 | op3 | op2 | op1 | op0 | jump   | memread | memwr    | memto    |
| R-f  | 0              | 0   | 0   | 0   | 0   | 0   | 0      | 0       | 0        | 00       |
| addi | 0              | 0   | 1   | 0   | 0   | 0   | 0      | 0       | 0        | 00       |
| slti | 0              | 0   | 1   | 0   | 1   | 0   | 0      | 0       | 0        | 00       |
| beq  | 0              | 0   | 0   | 1   | 0   | 0   | 0      | 0       | 0        | XX       |
| lw   | 1              | 0   | 0   | 0   | 1   | 1   | 0      | 1       | 0        | 01       |
| sw   | 1              | 0   | 1   | 0   | 1   | 1   | 0      | 0       | 1        | XX       |
| jp   | 0              | 0   | 0   | 0   | 1   | 0   | 1      | 0       | 0        | XX       |
| jal  | 0              | 0   | 0   | 0   | 1   | 1   | 1      | 0       | 0        | 10       |
|      | γ              |     |     |     |     |     |        |         |          |          |
|      | given op field |     |     |     |     |     |        | MemRead | <b>↓</b> | MemtoReg |
|      |                |     |     |     |     |     |        |         | MemWrite | •        |

```
\rightarrow jump = \simop5 & \simop3 & op1
 memread = op5 & \simop3
 memwr = op5 \& op3
 memto[1] = \sim 0.05 \& 0.00
 memto[0] = op5 \& \sim op3
```

### MUX 3to1

Similar to MUX 2to1. The difference is that there are three data to choose from, so "select i" should be two bits.

#### Simple Single CPU

By reference to the architecture diagram, include all the required modules, and carefully connect the wires between them, done!

#### Some special wires:

- ✓ ir ctr = (ALU op[2] & ALU op[1] & ~ALU op[0]) & (~instr\_o[5] & ~instr\_o[4] & instr\_o[3] & ~instr\_o[2] &  $\sim$ instr\_o[1] &  $\sim$ instr\_o[0])  $\rightarrow$  1, if the instruction is jr

- → 1, 11 the instruction is j.
  ✓ nextAdd = branch & zero
  → 1, if the instruction is branch
  ✓ jumpAdd = { seqAdd[31:28], jumpAdd\_tmp[27:0] }
  → { PC[31:28], address << 2 }</li>

# **Finished part:**

#### ✓ test data1

The instructions do some addition among the registers, store r1 and r2 to the memory, and load the values from the memory back to r6, r7, and r9. We see that the results are correct. r29 represents the stack pointer register value, that is, 128.

|      | _   |       |   |
|------|-----|-------|---|
| r0=  | 0   | mO=   | 1 |
| r1=  | 1   | m1=   | 2 |
| r2=  | 2   | m2=   | 0 |
| r3=  | 3   | m3=   | 0 |
| r4=  | 4   | m4=   | 0 |
| r5=  | 5   | m5=   | 0 |
| r6=  | 1   | m6=   | 0 |
| r7=  | 2   | m7=   | 0 |
| r8=  | 4   | m8=   | 0 |
| r9=  | 2   | m9=   | 0 |
| r10= | O   | m10=  | 0 |
| r11= | 0   | m11=  | 0 |
| r12= | O   | m12=  | 0 |
| r13= | O   | m13 = | 0 |
| r14= | 0   | m14=  | 0 |
| r15= | O   | m15=  | 0 |
| r16= | O   | m16=  | 0 |
| r17= | 0   | m17=  | 0 |
| r18= | O   | m18=  | 0 |
| r19= | O   | m19=  | 0 |
| r20= | O   | m20 = | 0 |
| r21= | O   | m21 = | 0 |
| r22= | O   | m22 = | 0 |
| r23= | O   | m23 = | 0 |
| r24= | 0   | m24 = | 0 |
| r25= | O   | m25=  | 0 |
| r26= | O   | m26=  | 0 |
| r27= | O   | m27=  | 0 |
| r28= | 0   | m28=  | 0 |
| r29= | 128 | m29=  | 0 |
| r30= | 0   | m30=  | 0 |
| r31= | 0   | m31=  | 0 |

#### ✓ test data2

This is a Fibonacci function looking for the fifth number in Fibonacci sequence (f(4)). The answer is stored in r2, and we see that "5" is the correct answer.

| r0=  | 0   | mO=  | 0  |
|------|-----|------|----|
| rl=  | 0   | m1=  | 0  |
| r2=  | 5   | m2=  | 0  |
| r3=  | 0   | m3=  | 0  |
| r4=  | 0   | m4=  | 0  |
| r5=  | 0   | m5=  | 0  |
| r6=  | 0   | m6=  | 0  |
| r7=  | 0   | m7=  | 0  |
| r8=  | 0   | m8=  | 0  |
| r9=  | 1   | m9=  | 0  |
| r10= | 0   | m10= | 0  |
| r11= | 0   | m11= | 0  |
| r12= | 0   | m12= | 0  |
| r13= | 0   | m13= | 0  |
| r14= | 0   | m14= | 0  |
| r15= | 0   | m15= | 0  |
| r16= | 0   | m16= | 0  |
| r17= | 0   | m17= | 0  |
| r18= | 0   | m18= | 0  |
| r19= | 0   | m19= | 0  |
| r20= | 0   | m20= | 68 |
| r21= | 0   | m21= | 2  |
| r22= | 0   | m22= | 1  |
| r23= | 0   | m23= | 68 |
| r24= | 0   | m24= | 2  |
| r25= | 0   | m25= | 1  |
| r26= | 0   | m26= | 68 |
| r27= | 0   | m27= | 4  |
| r28= | 0   | m28= | 3  |
|      | 128 | m29= | 16 |
| r30= | 0 — | m30= | 0  |
| r31= | 16  | m31= | 0  |

### **Problems you met and solutions:**

At first I couldn't get the correct answer for Fibonacci function, the result of r2 was very large. Since I had no problem for test data1, I guessed there was something wrong with my "jal" or "jr".

I looked for the introduction to these two instructions on the Internet, and found that I misunderstood the function of "jr", I assigned it a wrong "ALUCtrl\_o" code. So the solution was to revise the truth table, then I could get the correct answer.

#### **Summary:**

This lab was similar to the previous one. However, I had a hard time implementing it. It was mainly due to my ambiguous understanding of the function of "jump", "jal", and "jr". I spent some time trying to realize those instructions, and found they should be nothing difficult at all.

Anyway, starting with some simple units, and implement a complete single cycle CPU step by step gave me a sense of achievement!