

August 2019



### Contents

- Objectives of this RAK
- Overview
- Prerequisites
  - Experience
  - Licenses
- Setup and Installation
- Design Overview
- Black Boxing
- Compiling the RTL
- Launching JasperGold<sup>®</sup>
- Static Analysis
  - Hierarchy
  - Design browser
  - Clock viewer
  - Reset analysis
  - Design query
- RTL Design Bring-Up Flow
- Create Exercise Plan
  - Expected good behaviors
  - Mapping them into covers
- Exercise Design, Add Properties, and Fix RTL
- Conclusion and Next Steps



## Objectives of this RAK

- Describe a methodology for initial bring-up of RTL designs using formal verification instead of a simulation testbench
- Show features of JasperGold that can help with RTL design bring-up
- Demonstrate the types of static analysis that can be performed, including clock and reset analysis
- Become familiar with a methodology that can help give you confidence that your design is functioning as expected
- Learn features of JasperGold Visualize<sup>™</sup> that help you explore design behavior



## Overview of JasperGold RTL Design Bring-Up

#### Problem

- New designs require some initial testing to make sure that they are ready to hand off to the verification team or integrate with other blocks.
- Developing a unit testbench can involve days or even weeks of work to develop.
- This unit testbench is often not reusable and does not provide any additional value to the verification team.
- The unit testbench needs to be maintained and (hopefully) have matching documentation.
- Some teams use automated simulation testbenches, but it usually requires high effort to use it because of a lack of modeling of interfaces.

#### Solution

- JasperGold can easily be used to quickly and thoroughly explore design behaviors without any simulation testbench.
- Often, it takes less than a few minutes to compile a design and start exploring behaviors.
- Iterative experiments are rapid, without the bulk or complexity of a testbench.
- There is no "throwaway" work. Properties created at the block level can be handed off to the other designers or the verification team for use in both simulation and formal.
- In a team setting, properties developed at the inputs and outputs of of your block can be shared for blocklevel design bring-up or verification of the connecting block.
- Once users become more familiar with JasperGold, they can use the same environment with other JasperGold apps to check things such as deadcode, FSM deadlocks, X-propagation, and more.



## Prerequisites

### Experience

- This RAK assumes that you have basic experience with Verilog® and SystemVerilog SVA syntax.
- It is recommended that you become familiar with the following material before starting this RAK:
  - Article (20416736) JasperGold Apps RTL Development Design Exploration Use Model <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a1Od000000050TTEAY">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a1Od000000050TTEAY</a>
  - Article (20417069) Design Exploration Guidelines https://support.cadence.com/apex/ArticleAttachmentPortal?id=a1Od000000050YqEAI

#### Licenses

- This RAK uses the JasperGold Formal Property Verification App (JG-FPV)
- One of the following license schemes will be required to launch JG-FPV:
  - jasper\_fpv
  - jasper\_fao
  - jasper\_papp
  - jasper\_fpv\_opt && (incisive\_formal\_verifier || incisive\_enterprise\_verifier)
- In addition, you will need <u>one of the following</u> interactive licenses:
  - (jasper\_interactive || jasper\_pint || jasper\_interactive\_opt)
- Consult with your CAD team to see if you have one of the above licenses



## Setup and Confirm Tool Installation

- Confirming your license and JasperGold version
  - Type the following in your shell:

```
-% jg -version
-% jg -fpv -batch
```

- The commands above should display the JasperGold version. You should be running with 2019.06FCS or newer.
- Unpack the RAK distribution package in your work area. This document and all files needed to run the example are included in that package.

## **Design Overview**

- The elevator controller is responsible for determining when the elevator should move up, move down, or stop.
- There is a single request input (request\_button) for each floor. Once the request\_button for any floor is high, then it is set in the floor\_to\_stop\_at array.
- The FSM decides if the elevator goes UP or DOWN or WAITs.
- When the floor\_to\_stop\_at is reached, the floor\_done indicates which bit to clear. The elevator then stays in WAIT until ready\_to\_move goes high again.
- The going\_up flag toggles from high to low if the floor\_done vector equals the cfg\_reg\_top\_floor. It toggles from low to high when it equals 1.
- The door\_controller instance (black boxed) provides the ready\_to\_move signal that tells the FSM when the doors have closed and the elevator is able to move again.







## Design Overview (continued)

• The Finite State Machine (FSM) for the elevator\_top module is shown below, with the conditions simplified to help you get familiar with the design.





## **Black Boxing**



- As mentioned in the previous slide, the door\_controller is black boxed.
- Our objective is to verify the elevator\_top module, even though we do not have the RTL available for the door\_controller module.
- In JasperGold, we can compile the elevator\_top and indicate that we want to black box the door\_controller.
- This means that JasperGold can wiggle each black box output any way that it wants in ANY cycle!
- We will show how we can constrain this behavior later in the RAK.
- You might want to consider black boxing large or complex elements in your design. JasperGold will automatically black box large memory arrays and multipliers by default.
- For more details on black boxing commands, look at the Tcl Help for the elaborate command or review the following video:
  - Article (20467784) An Introduction To Elaborating Designs in JasperGold (Video)
     <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000007MnuKUAS">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000007MnuKUAS</a>



Because door\_controller is black boxed, ready\_to\_move and door\_motor\_control can take ANY value in ANY cycle!



## Compiling the RTL

- We need to compile our design in JasperGold. Code should be fully synthesizable Verilog, SystemVerilog, or VHDL.
- There are some nonsynthesizable constructs, such as "initial" blocks that will compile, but will be ignored by JasperGold.
- This design is all Verilog and located in a single file called elevator\_top.v.
- Notice that we have 1 clock called clk and 1 activehigh reset called rst.

```
wodule elevator_top
 input clk.
  input rst.
 // Configuration logic
  input
               cfg rnw,
 input [31:0] cfg addr,
 input [15:0] cfg_wr_data,
 input [15:0] cfg_rd_data,
  // Elevator sense and control
 input [15:0] request button,
                                  // 1 button for each floor to indicate a floor to stop at
 input [3:0] current floor,
                                  // 4-bit value indicating which floor we are at
 output [1:0] elevator control, // 2'b00=ELEV MOTOR STOP, 2'b01=ELEV MOTOR UP, 2'b10=ELEV MOTOR DOWN
 // Door sense and control
               door_open_sense,
  input
  input
               door close sense,
  output
               door_motor_control // 2'b00=D00R_STOP, 2'b01=D00R_OPEN, 2'b10=D00R_CLOSE
```

## Compiling the RTL



- With your preferred text editor, <u>create a new file</u> called run\_elevator\_top.tcl.
- This file will be used to compile the design and tell JasperGold what our clock and reset look like.
- The elaborate command contains the switch -bbox\_m door\_controller to tell JasperGold that we are black boxing this module.
- Look in the Tcl Help for additional capabilities of the 'analyze' and 'elaborate' commands.
- Copy the text at the right (or from <RAK\_install>/solution/compile\_rtl.tcl) to create your Tcl file
- For more information about analyze and elaborate, see the following videos:
  - Article (20467785) Introduction to the Analyze Command for JasperGold (Video) <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000007MnuoUAC">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000007MnuoUAC</a>
  - Article (20467784) An Introduction To Elaborating Designs in JasperGold (Video) https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000007MnuKUAS

run\_elevator\_top.tcl

# Clear environment clear -all

# Compile HDL files analyze -sv elevator\_top.v elaborate -top elevator\_top -bbox\_m door\_controller





## Launch JasperGold

We can first launch JasperGold from our terminal:

```
% jg run_elevator_top.tcl
JasperGold Apps 2019.06 FCS 64 bits 2019.04.01 18:13:48 PDT
```

You will soon see the JasperGold GUI with the design loaded.







## Static Analysis – Analyze/Elaborate

- After launching JasperGold, you will see compilation warnings in the message log.
- Let's debug the first VERI-1214 warning.
- This warning says we are assigning a value to an input called cfg\_rd\_data.
- We can click on the link to RTL line 33 (blue) to bring up the Source Browser, which highlights the line of RTL where we have the problem.
- This is definitely a problem since cfg\_rd\_data is incorrectly declared as an input!
- TIP: You can right-click in the Source Code Pane and choose Edit to bring up an editor. To configure which editor you prefer, you can go to the JasperGold menu bar and choose Edit -> Preferences -> External Tools. Here you can enter the command used to launch your favorite editor.





## Static Analysis – Analyze/Elaborate (continued)

- Edit the elevator\_top.v to change cfg\_rd\_data from an input to an output.
- Then, reload the Tcl file by going to the toolbar, pressing the small down arrow, and choosing the run\_elevator\_top.tcl script.

```
File Edit View Design Reports Application Window Help

Formal Prope.

File Design Saup Task Setup Formal Verification Search

File Design Saup Task Setup Formal Verification Search

File Design H 1: include {run_elevator_top.tcl}

Design H 1: include {run_elevator_top.tcl}

Design H 1: door_controller_inst <<br/>
Design Hierarchy Task Tree
```

```
module elevator_top (
  input clk,
  input rst,
  // Configuration logic
  input
               cfg_rnw,
  input [31:0] cfg_addr,
  input [15:0] cfg_wr data,
  // Elevator sense and control
  input [15:0] request button,
  input [3:0] current_floor,
  output [1:0] elevator control,
    Door sense and control
  input
               door_open_sense,
               door_close_sense,
  input
               door_motor_control
  output
```

## Static Analysis – Hierarchy

- After re-launching JasperGold, right-click on elevator\_top in the hierarchy and choose Open in Source Browser Window.
- In the search bar, type cfg and choose Source Code Pane from the drop-down menu.
- Notice that you can also search the Design Hierarchy, Instance Paths, and so forth. In large designs, this can be very useful.





## Static Analysis – Hierarchy (continued)

- In the Source Browser, we can see the door\_controller is a black box. Click on it to select it.
- To see the instantiation of the door\_controller\_inst, click on the Show Instantiation button. This shows you the instantiation in the Source Browser.
- Close the Source Browser window.



## Static Analysis – Clock and Reset



- Before we can run JasperGold on our design, we need to define the clock and reset.
- For simple designs, you can use the following Tcl commands in the JasperGold Console:

```
clock <your_clock>
reset <your_reset>
```

- For more information, see these video links for clock and reset:
  - Article (20468192) Introduction To JasperGold Clock Command (Video)
     <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V00000679pbUAA">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V00000679pbUAA</a>
  - Article (20468194) Specifying Reset for JasperGold (Video)
     <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V00000679plUAA">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V00000679plUAA</a>
- In the next section, we will show you how to use the clock viewer and reset analysis to help you declare clock and reset.



## Static Analysis - Clock Viewer

- Let's use the Clock Viewer to help us identify and declare a clock. In the toolbar, click on the Clock Viewer button.
- The table shows we have only 1 clock. Click on the button shown at the right to bring up a schematic of the clock cone-of-influence.
- The schematic can be useful to help you understand which clocks you need to declare.
- In this design, the clock is simple. In more complex designs, it can help to identify undriven clocks, registers driven on different clock edges, gated clocks, clock dividers, and more.
- Close the schematic.
- Right-click on the clk signal in the table and choose Declare Clock.
- We do not have any special clock requirements, so just press OK in the dialog that comes up.
- You can now close the Clock Viewer window.



(session 0) - JasperGold Apps (...gner bringup/jgpro

▼ User-Define ▼ De

File Edit Tools Window Help

🔏 😅 😽 Filter on Name

▼ | ▼ | Name

~ 🛦 🔻 👺 🤻 🖫 🜆 😘 🛮 CACRPDDRDR ▼ 🔍 Search the Clocking Signals Table

▼ Clock Typ ▼ Primary Clo ▼ Sanity Check

P Declare Clock

D Show Driver

Show Sanity Check Details
View COI in Schematic





## Static Analysis – Reset Analysis

- Click on the Reset button in the toolbar.
- Choose *Pin constraint*, which will allow JasperGold to drive the reset pin and reset all of our flops.
- Next, choose *Infer* to find out which pin controls our reset. Press *Yes* to proceed.
- You will see that one reset pin called rst was found.
- Press OK to finish.
- In more advanced designs, reset analysis can identify sync/async reset conditions, multiple top-level reset pins feeding flops, the number of flops and properties using the reset, and more.
- For more information, see this link about reset analysis:
  - Article (20417121) Reset Analysis and Verification with JasperGold Apps https://support.cadence.com/apex/ArticleAttachmentP ortal?id=a1Od000000050ZgEAI



## **Editing Your Tcl File**

- Now that we have identified the clock and reset, we need to add the clock and reset commands to our Tcl file.
- We can re-source this Tcl file at any time to instantly set up our formal environment.
- On the File menu, choose View Tcl Command History.
- This gives us a list of all of the commands we have run so far and gives us an easy way to copy the commands.
- Copy the clock and reset commands and paste them at the bottom of your run\_elevator\_top.tcl file in your text editor.
- Close the Tcl History window and save the file in your editor.





```
J run_elevator_top.tcl (session_0) - JasperGold Apps (...gner_bringup/Jg

All Sessions ▼

1 # Clear environment
2 clear -all
3 # Compile HDL files
4 analyze -sv elevator_top.v
5 elaborate -top elevator_top -bbox_m door_controller
6 get_clock_info -gui
7 clock clk -factor 1 -phase 1
8 reset -analyze -synchronous -list signal -silent
9 reset -expression {rst};
```

```
# Clear environment
clear -all

# Compile HDL files
analyze -sv elevator_top.v
elaborate -top elevator_top -bbox_m door_controller

clock clk -factor 1 -phase 1
reset -expression {rst};
run_elevator_top.tcl
```





## **Design Query**

- JasperGold offers some powerful ways to help you query the design.
- In the Console, we can use get\_design\_info to get a summary of the design. The numbers in parentheses are the "bit-blasted" counts.
- Some other switches that you can pass are shown on the right.
- The command returns a Tcl list, which can be used to pass on to other Tcl commands.
- For more information and examples, you can type help get\_design\_info -gui in the Console.

```
[<embedded>] % get design info
Statistics [for instance "elevator top"]
# Flops:
                 5 (27) (0 property flop bits)
# Latches:
                 0 (0)
# Gates:
                 107 (759)
# Nets:
                 126
# Ports:
# RTL Lines:
# RTL Instances: 1
# Embedded Assumptions: 0
# Embedded Assertions:
# Embedded Covers:
                  [<embedded>] % get design info -instance door controller inst
                 Statistics [for black boxed instance "door controller inst"]
                 # Ports:
                                  8
```

```
[<embedded>] % get_design_info -list fsm
List of FSMs: 1 (2)
-----state (2)
```



## RTL Design Bring-Up Flow



- To be successful with RTL design bring-up in JasperGold, you need to first create a Plan consisting of the good behaviors you want to exercise. We want to see that these good behaviors can be exercised, and we want to study these waveforms.
- As we exercise the design, we will capture additional behaviors as properties that can be handed off to other simulation and formal teams.
- We iterate between exercising and capturing properties until we are able to observe all good behaviors in our Plan.



### Create Exercise Plan



- Let's start with planning out the good behaviors we want to exercise.
- We want to check some parts of the design for simple reachability. For example, we can check that all FSM states can be reached.
- We also have functional sequences we can exercise. In this case, we want to observe that the elevator can go all the way up and down and that the
  top floor can be reprogrammed.
- Rather than telling JasperGold what we want to do with the inputs, we tell it what we want to observe. JasperGold will generate the input stimulus required to show the behavior.
- We have color-coded our plan below against the block diagram to show which tests are exercising each part of the design.







## Create Exercise Plan (continued)

- Edit elevator\_top.v and copy the SVA cover properties as shown. Paste them at the bottom of the RTL, just above endmodule. You can also copy these directly from <RAK\_install>/solution/sva\_cover\_properties.txt.
- We can see below how each of these cover properties maps to our Exercise Plan.

#### Exercise Plan





```
// Coverage (Reachability)
cov_elevator_top_fsm_WAIT:
                                cover property (@(posedge clk) state==WAIT);
cov_elevator_top_fsm_ELEVATOR_UP: cover property (@(posedge clk) state==ELEVATOR_UP);
cov elevator top fsm ELEVATOR DOWN: cover property (@(posedge clk) state==ELEVATOR DOWN);
cov_elevator_top_fsm_WAIT_to_WAIT: cover property (@(posedge clk) state==WAIT ##1 state==WAIT);
cov elevator top fsm WAIT to UP: cover property (@(posedge clk) state==WAIT ##1 state==ELEVATOR UP);
cov_elevator_top_fsm_WAIT_to_DOWN: cover property (@(posedge clk) state==WAIT ##1
state==ELEVATOR_DOWN);
cov_elevator_top_fsm_UP_to_WAIT:
                                   cover property (@(posedge clk) state==ELEVATOR_UP ##1 state==WAIT);
cov_elevator_top_fsm_UP_to_UP:
                                  cover property (@(posedge clk) state==ELEVATOR UP ##1
state==ELEVATOR UP);
cov_elevator_top_fsm_DOWN_to_WAIT: cover property (@(posedge clk) state==ELEVATOR_DOWN ##1
state==WAIT):
cov elevator top fsm DOWN to DOWN: cover property (@(posedge clk) state==ELEVATOR DOWN ##1
state==ELEVATOR DOWN);
                              cover property (@(posedge clk) elevator_control==ELEV_MOTOR_STOP);
cov_elevator_top_out_stop:
                              cover property (@(posedge clk) elevator control==ELEV MOTOR UP);
cov_elevator_top_out_up:
cov elevator top out down:
                               cover property (@(posedge clk) elevator control==ELEV MOTOR DOWN);
cov_elevator_top_cfg_all_zero:
                               cover property (@(posedge clk) cfg_rd_data==4'b0000);
cov elevator top cfg all ones:
                               cover property (@(posedge clk) cfg rd data==4'b1111);
// Coverage (Functional Sequences)
// ***************************
cov elevator top up down up down:
                                   cover property (@(posedge clk) state==ELEVATOR UP ##[1:$]
                                     state==ELEVATOR DOWN ##[1:$]
                                     state==ELEVATOR_UP ##[1:$]
                                     state==ELEVATOR DOWN):
// This cover shows requests coming in while we are going up. So we have to stop along the way to the highest floor
cov_elevator_top_up_wait_up_wait_down:cover property (@(posedge clk) state==ELEVATOR UP ##5
                                     state==WAIT
                                     state==ELEVATOR UP ##3
                                     state==WAIT
                                                    ##[1:$]
                                     state==ELEVATOR DOWN);
// This cover shows the upper floor being re-programmed as we are going up
cov elevator top up cfg up cfg down: cover property (@(posedge clk) state==ELEVATOR UP ##[10:$]
```

~\$stable(cfg\_reg\_top\_floor) ##[1:\$]

state==ELEVATOR UP ##[1:\$] ~\$stable(cfg\_reg\_top\_floor) ##[1:\$] state==ELEVATOR DOWN);



## **Exercise Design**

- Now that we have our "good behavior" cover properties, let's reload the run\_elevator\_top.tcl script, which will recompile our design to include these properties.
- Type the following into the JasperGold Console:



Click on Prove All in the toolbar:







- You will see that green checkmarks show up next to each property, indicating that JasperGold was able to cover that property.
- If we type fsm in the property filter box, we can see that all of our FSM states and transitions have been reached:



Note: You may see different information here depending on the tool version and settings. This RAK will not be covering formal engines.



- By browsing/filtering the Property Table, we can quickly see that all of our reachability requirements have been met!
- Since we used a good naming convention for our properties, searching for properties is easier.





- Let's take a look at the waveform for one of the functional sequences.
- We want to inspect the waveform to confirm that the behavior is reached in a "reasonable" way. This might not be the only way it can be reached, but it is often the shortest way.
- Right-click on elevator\_top.cov\_elevator\_top\_up\_down\_up\_down and choose View Cover Trace.









- The Visualize window launches, showing the trace where the cover property is reached.
- Something does not look right. We see that the FSM is transitioning too quickly. It is toggling between
  DOWN and UP several times within only 12 cycles!
- Let's see why it is immediately going back DOWN in cycle 8.
- Right-click on the value of state in cycle 8 and choose Add Relevant Input/Undriven Signals.







- We can see that Visualize has provided us with the values at the primary inputs automatically!
- What we see is that the current\_floor input is not behaving legally. It is jumping randomly from floor to floor!
- Use the <u>zoom buttons</u> on the toolbar to zoom in to see what is going on.





## Add Properties



- We check with the design architect who says that the current floor input comes from the output of a 'sensor decoding' block. This block should never skip floors from cycle to cycle. In addition, it should only change if the elevator control is indicating that the motors are moving the elevator up or down!
- This seems like something we want to guarantee. If any upstream module (or simulation) violates this behavior, we need to know about it.
- Since this behavior should be guaranteed, we should first write it as an SVA assertion that compiles with our RTL. Then, if we are ever testing this module as the top level (which we are doing here), we can convert it to an assumption using a special command in JasperGold. *This methodology is sometimes called "Assume-Guarantee."* We are assuming behavior at the inputs to our block, and this behavior can be verified in other formal testbenches, and even in simulation.
- Another way to do this is to have each of these properties be an assert property <expression> by default and have an `ifdef ASSUME\_INPUTS macro choose an assume property
   <expression> version of the same property. You want to make it an assert by default, because if this module is ever instantiated somewhere else, we do not want assumptions on signals that are not the top level.

## Copy from <RAK\_install>/solution/sva\_input\_properties.txt to bottom of elevator top.v, above "endmodule"

## Copy from <RAK\_install/solution/assert\_to\_assume.tcl to bottom of run\_elevator\_top.tcl

```
assume -from_assert <embedded>::elevator_top.ast_elevator_top_input_next_floor_up
assume -from_assert <embedded>::elevator_top.ast_elevator_top_input_next_floor_down
assume -from_assert <embedded>::elevator_top.ast_elevator_top_input_current_floor_behavior
```



## Re-Exercise Design with Added Properties

- We can now exercise the design again with our new assumptions.
- Type the following into the JasperGold Console:



 If you scroll through the Property Table, you will now see our 3 new assumptions:





Use the prove button again to prove all the properties.

 In the Property Table filter bar, type up\_down\_up\_down to search for the property we previously looked at:





 Double-click on the property to open the trace, which will now have all of our assumptions applied.



- Let's click on the Add Signal button and add current\_floor to confirm that our assumption fixes the floor behavior.
- As we can see, current\_floor looks good. It is incrementing and decrementing by 1.
- But why is state going DOWN in cycle 3 and back UP in cycle 6 and DOWN again in cycle 8?







Add Why signals
Why analysis

- Right-click on state in cycle 6 and choose Add Why Signals.
- The signals that contribute to state changing in cycle 6 are added automatically.
- We know from the design description that the going\_up flag toggles when it equals cfg\_reg\_top\_floor.
- Let's see if this is what is happening. Right-click on going\_up in cycle 7 and choose Why.







- After choosing Why on a signal in a given cycle, the source code pane appears.
- The source code is annotated with the signal values contributing to why going\_up went low in cycle 7.
- We can see that it is pointing to line 66, and that cfg\_reg\_top\_floor is equal to 4'b0001.
- This is why going\_up toggles low!
- Let's plot the value of cfg\_reg\_top\_floor.
- In the source code pane, right-click on cfg\_reg\_top\_floor and choose Plot Selected Signals.
- You can optionally just drag any signal from the source browser to the waveform.







- JasperGold is driving the configuration logic so that cfg\_reg\_top\_floor changes periodically.
- This might be realistic, but let's say we wanted to see what happens if we force the value of cfg\_reg\_top\_floor to be 4'b1111?
- We do not want to add an SVA constraint because that is a dangerous overconstraint!
- Since this is just a quick experiment, we can add the constraint so that it only exists inside this Visualize window.
- Click on the value of cfg\_reg\_top\_floor in any cycle.
- Now click on the Add Constraint button in the toolbar.
- In the Add Constraint dialog, choose Force, set the value to 4 'b1111, and specify On Cycles with 2 to \$. Then press OK.





Why did we choose 2 instead of 1 as the starting cycle?

Because "cfg\_reg\_top\_floor" is a flop that MUST take on its reset value of 4'b0000 in cycle 1

 Press the Replot button to replot with our newconstraint.



- We can see that
   cfg\_reg\_top\_floor
   is programmed to be
   4'b1111 from 1 to \$
- Now our trace is much longer, which makes sense since the elevator has to go all the way up to floor 15 and back down to 1!





- Closer inspection of the waveform reveals that something is wrong.
- From the design specification, we know that when floor\_to\_stop\_at[current\_floor] is true, we should stay at that floor (state==WAIT).
- We can see that floor\_to\_stop\_at[3] is set.
- But instead of stopping at floor 3, current\_floor' goes all the way back to floor 1 before we go to state WAIT!
- This is a bug!
- If we add the entire floor\_to\_stop\_at vector to the waveform, we can clearly see that we should stop at at both floor 3 and floor 1.



- This is a good opportunity to add an assertion property to check that this behavior never happens.
- Let's use the bad behavior in the waveform as a guide.
- In cycle 34, we know we need to stop at floor 3 on cycle 35. So state should equal WAIT in cycle 35.
- As shown on the right, we can write what we want to check in English.
- Then we will write the SVA for it.



- You'll see below that we actually have two SVA checkers. One for ELEVATOR\_UP and one for ELEVATOR\_DOWN
- Edit elevator\_top.v and copy the SVA checker properties as shown. Paste them at the bottom of the RTL, just above endmodule. You can also copy these directly from <RAK\_install>/solution/sva\_checker\_properties.txt.



- As we inspect this waveform, we also see that ready\_to\_move wiggles too fast.
- This signal comes from the door\_controller, which is black boxed.
- We check the architectural specification, and find out that when state==WAIT the ready\_to\_move signal from the door\_controller should go high between 1 and 20 cycles later.
- Since we are not responsible for the door\_controller logic, we should add an assertion at the output of the door\_controller that verifies this behavior.
- Then, since we are black boxing the door\_controller, we need to convert this assertion to an assumption using a Tcl command.
- This assumption will allow JasperGold to wiggle the ready\_to\_move signal according to the specification while we test our logic.
- In the next slide, we will fix our RTL and add this property on the ready\_to\_move signal.



## Fix RTL and Add Properties

 When we inspect the RTL for the floor\_to\_stop\_at bug on the previous page, we find out that we have a typo in the ELEVATOR\_DOWN state. Fix the following line of RTL:

```
ELEVATOR_DOWN:
    //if (floor_to_stop_at[current_floor+1'b1]) begin // This is the BUG
    if (floor_to_stop_at[current_floor-1'b1]) begin // This is the FIX!
        // Need to stop at next floor
        state <= WAIT;
        floor_done <= current_floor-1'b1;
    end else if (current_floor==1) begin
        state <= WAIT;
    end else state <= ELEVATOR_DOWN;</pre>
```

Next, we add a property to the ready\_to\_move signal as follows, so that if we black box the
door\_controller, the property is an assumption. If the door\_controller is not black boxed, it
is an assertion.

Copy from <RAK\_install>/solution/sva\_door\_controller\_properties.txt to bottom of elevator\_top.v, above "endmodule"

#### Add the following (in red) to run\_elevator\_top.tcl

```
# Clear environment
clear -all

# Compile HDL files
analyze -sv elevator_top.v +define+DOOR_CONTROLLER_IS_BBOXED
elaborate -top elevator_top -bbox_m door_controller

clock clk
reset rst

assume -from_assert <embedded>::elevator_top.ast_elevator_top_input_next_floor_up
assume -from_assert
<embedded>::elevator_top.ast_elevator_top_input_next_floor_down
assume -from_assert
<embedded>::elevator_top.ast_elevator_top_input_current_floor_behavior
```

## Re-Exercise Design with Added Properties

- Once again, we can exercise the design.
- Type the following into the JasperGold Console:



 If we search for ready\_to\_move with the Property Table filter, you will now see our new assumption on the ready\_to\_move signal. In addition, JasperGold has created an automatic cover property that checks to ensure that the precondition of our assumption can be covered!





## Conclusion and Next Steps

- We have demonstrated how to go through the process of exercising both reachability and Functional sequences.
- Before we are finished with the overall RTL design bring-up flow, the other two functional sequences should also be exercised, and any failing assertions should be debugged.
- While inspecting these functional sequences and assertion failures, there might be some more bugs you can identify!
- The design bring-up flow gives us confidence that our design can perform basic "good" behaviors. And along the way, we might find some bugs.
- We have not fully verified the behavior against the design specification (with a full set of assertions) and have not checked the formal environment for completeness or overconstraints.
- This concludes the RAK!
- For more information about more powerful JasperGold Visualize features, see the following links:
  - Article (20418830) Visualize; Freeze and Add Constraint (Video) <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a1Od0000000511NEAQ&pageName=ArticleContent">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a1Od0000000511NEAQ&pageName=ArticleContent</a>
  - Article (20418377) Visualize RTL Signal and Highlight Relevant Logic (Video) https://support.cadence.com/apex/ArticleAttachmentPortal?id=a10d0000000050u4EAA&pageName=ArticleContent
  - Article (20418347) Visualize Features: Clone, QuietTrace and Highlight Difference (Video) https://support.cadence.com/apex/ArticleAttachmentPortal?id=a1Od000000050taEAA&pageName=ArticleContent
  - Article (20485614) Custom Markers and Vertical Annotation in the Visualize Window (Video) https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V0000091BqGUAU&pageName=ArticleContent
  - Article (20466839) JasperGold Visualize GUI Features <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000007Mh9EUAS&pageName=ArticleContent">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000007Mh9EUAS&pageName=ArticleContent</a>
- Additional JasperGold Apps are available to help you with producing high quality RTL code. For more information, please see these links:
  - Article (20471679) Introduction to JasperGold® Superlint App (RAK) JasperGold front-end <a href="https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000006Aia8UAC">https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V000006Aia8UAC</a>
  - Article (20468285) Overview of JasperGold X-Propagation Verification App (Video) https://support.cadence.com/apex/ArticleAttachmentPortal?id=a100V0000067A1SUAU&pageName=ArticleContent





# cādence®

© 2019 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo, and the other Cadence marks found at <a href="www.cadence.com/go/trademarks">www.cadence.com/go/trademarks</a> are trademarks or registered trademarks or Cadence Design Systems, Inc. Accellera and SystemC are trademarks of Accellera Systems Initiative Inc. All Arm products are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All MIPI specifications are registered trademarks or service marks owned by MIPI Alliance. All PCI-SIG specifications are registered trademarks or trademarks are the property of their respective owners.