# RISC-V: Berkeley Hardware for Your Berkeley Software (Distribution)

Arun Thomas (BAE Systems)
BSDCan 2016



# RISC-V Goal: Become the industry-standard ISA for **all** computing devices

# "Our modest goal is world domination"

## Our Goal: Make BSD the standard OS for RISC-V



BSD Daemon, Courtesy of Marshall Kirk McKusick

#### Talk Overview

- Goal: Get you hacking RISC-V
  - RISC-V 101
  - Hardware and Software Ecosystem
  - FreeBSD/RISC-V



# RISC-V is an open instruction set specification.

# You can build open source or proprietary implementations. Your **choice**.

# No licensing, No royalties, No lawyers.







#### RISC-V

- Modest Goal: "Become the standard ISA for all computing devices"
  - Microcontrollers to supercomputers
- Designed for
  - Research
  - Education
  - Commercial use

#### RISC-V Foundation























































### Origin of RISC-V





David Patterson and Krste Asanović





#### Origin of RISC-V

- Dave and Krste began searching for a common research ISA in 2010
  - x86 and ARM: too complex, IP issues
  - Decided to develop their own ISA (Summer 2010)
- Released frozen User Spec (v2.0) in May 2014

#### RISC-V ISA

- Fifth RISC ISA from Berkeley, so RISC-V
- Modular ISA: Simple base instruction set plus extensions
  - 32-bit, 64-bit, and 128-bit ISAs
  - <50 hardware instructions in the base ISA</li>
- Designed for extension/customization

#### RISC-V ISA Overview

- Base integer ISAs
  - RV32I, RV64I, RV128I, RV32E
- Standard extensions
  - M: Integer multiply/divide
  - A: Atomic memory operations
  - F: Single-precision floating point
  - D: Double-precision floating point
  - G: IMAFD, "General purpose" ISA

| Bas        | e Inteaer      | Inst     | ructio | ns: RV32I, RV  | /64I. and        | I RV128T               |                |           | RV Privileged         | Instru   | ctions       |
|------------|----------------|----------|--------|----------------|------------------|------------------------|----------------|-----------|-----------------------|----------|--------------|
| Category   |                |          |        | RV32I Base     |                  | V{64,128}              |                | Categor   |                       |          | / mnemonic   |
| Loads      | Load Byte      | I        | LB     | rd,rs1,imm     |                  | (01/120)               |                | CSR Acc   | •                     | +        | rd,csr,rs1   |
|            | oad Halfword   | Ī        | LH     | rd,rs1,imm     |                  |                        |                | II        | tomic Read & Set Bit  | 1        | rd,csr,rs1   |
| L          | Load Word      | I        | LW     | rd,rs1,imm     | L{D Q}           | rd,rs1,                | imm            | II        | mic Read & Clear Bit  | 1        | rd,csr,rs1   |
| Load B     | yte Unsigned   | I        | LBU    | rd,rs1,imm     | להוה}            | 14,151,                | ±1tutt         | Ato       | Atomic R/W Imm        | 1        |              |
|            | Half Unsigned  | I        | LHU    |                | L{W D}U          | rd,rs1,                | imm            | Atomic    | Read & Set Bit Imm    |          |              |
| Stores     | *              | S        |        | rd,rs1,imm     | T{W D}0          | Iu,ISI,                | <b>1111111</b> | 11        |                       | 1        |              |
|            | Store Byte     | S        | SB     | rs1,rs2,imm    |                  |                        |                |           | ead & Clear Bit Imm   |          | ra,csr,1mm   |
| St         | ore Halfword   |          | SH     | rs1,rs2,imm    |                  |                        |                | Change    |                       | 1        |              |
|            | Store Word     | S        | SW     | rs1,rs2,imm    | S{D Q}           | rs1,rs2                | ,ımm           | Envi      | ronment Breakpoint    | EBREAK   |              |
| Shifts     | Shift Left     | R        | SLL    | rd,rs1,rs2     | SLL{W D}         |                        |                |           | Environment Return    |          |              |
| Shift Le   | ft Immediate   | I        | SLLI   | rd,rs1,shamt   | SLLI{W D         | } rd,rs1,              | shamt          | Trap Re   | direct to Superviso   | MRTS     |              |
|            | Shift Right    | R        | SRL    | rd,rs1,rs2     | SRL{W D}         | rd,rs1,                | rs2            | Redired   | ct Trap to Hypervisor | MRTH     |              |
| Shift Righ | nt Immediate   | I        | SRLI   | rd,rs1,shamt   | SRLI{W D         | } rd,rs1,              | shamt          | Hyperviso | or Trap to Supervisor | HRTS     |              |
| Shift Rig  | ht Arithmetic  | R        | SRA    | rd,rs1,rs2     | SRA{W D}         | rd,rs1,                | rs2            | Interru   | ot Wait for Interrup  | tWFI     |              |
| Shift Rig  | ht Arith Imm   | I        | SRAI   | rd,rs1,shamt   | SRAI{W D         | } rd,rs1,              | shamt          | MMU       | Supervisor FENCE      | SFENCE.  | VM rs1       |
| Arithmeti  | ic ADD         | R        | ADD    | rd,rs1,rs2     | ADD {W   D}      |                        |                |           |                       |          |              |
| AD         | D Immediate    | I        | ADDI   | rd,rs1,imm     | ADDI{W D         | } rd,rs1,              | imm            |           |                       |          |              |
|            | SUBtract       | R        | SUB    | rd,rs1,rs2     | 1 .              | rd,rs1,                |                |           |                       |          |              |
| Loa        | d Upper Imm    | U        | LUI    | rd,imm         |                  |                        |                | cod (16   | -bit) Instructio      | n Evtor  | sion: PVC    |
|            | er Imm to PC   | Ü        |        | rd,imm         | Category         |                        | Fmt            | 360 (10   | RVC                   |          | I equivalent |
|            |                | R        |        | •              | 11               | Load Word              |                | 0. 711    |                       |          |              |
| Logical    | XOR            |          | XOR    | rd,rs1,rs2     | Loads            |                        | CL             | C.LW      | rd',rs1',imm          | 1        | rs1',imm*4   |
| XU         | R Immediate    | I        | XORI   | rd,rs1,imm     |                  | ad Word SP             | CI             | C.LWSP    | rd,imm                |          | sp,imm*4     |
|            | OR             | R        | OR     | rd,rs1,rs2     | ∥ ι              | oad Double             | CL             | C.LD      | rd',rs1',imm          | LD rd',  | rs1',imm*8   |
| 0          | R Immediate    | I        | ORI    | rd,rs1,imm     | Loa              | d Double SP            | CI             | C.LDSP    | rd,imm                | LD rd,s  | sp,imm*8     |
|            | AND            | R        | AND    | rd,rs1,rs2     |                  | Load Quad              | CL             | C.LQ      | rd',rs1',imm          | LQ rd'   | rs1',imm*16  |
| AN         | D Immediate    | I        | ANDI   | rd,rs1,imm     | Lo               | ad Quad SP             | CI             | C.LQSP    | rd,imm                | LQ rd,s  | sp,imm*16    |
| Compare    | Set <          | R        | SLT    | rd,rs1,rs2     | Stores           | Store Word             | CS             | C.SW      | rs1',rs2',imm         | SW rs1   | rs2',imm*4   |
| Set        | < Immediate    | I        | SLTI   | rd,rs1,imm     | Sto              | ore Word SP            | css            | C.SWSP    | rs2,imm               | 1        | sp,imm*4     |
| Se         | t < Unsigned   | R        | SLTU   | rd,rs1,rs2     | ∥ s              | tore Double            | cs             | C.SD      | rs1',rs2',imm         | 1        | rs2',imm*8   |
|            | nm Unsigned    | I        | ı      | rd,rs1,imm     | II               | e Double SP            |                | C.SDSP    | rs2,imm               | 1        | sp,imm*8     |
| Branches   |                | SB       |        |                | 1                |                        |                |           | -                     |          |              |
| Dialiches  |                |          | BEQ    | rs1,rs2,imm    |                  | Store Quad             |                | C.SQ      | rs1',rs2',imm         |          | ,rs2',imm*16 |
|            | Branch ≠       | SB<br>SB | BNE    | rs1,rs2,imm    | Arithme          | ore Quad SP<br>tic ADD | CSS<br>CR      | C.SQSP    | rs2,imm               |          | sp,imm*16    |
|            | Branch <       |          | BLT    | rs1,rs2,imm    | Andmie           |                        | l              | C.ADD     | rd,rs1                | 1        | rd,rd,rs1    |
|            | Branch ≥       | SB       | BGE    | rs1,rs2,imm    |                  | ADD Word               | 1              | C.ADDW    | rd,rs1                | 1        | rd,rd,imm    |
|            | h < Unsigned   |          | BLTU   | rs1,rs2,imm    | II               | Immediate              | CI             | C.ADDI    | rd,imm                | 1        | d,rd,imm     |
|            | h ≥ Unsigned   |          | BGEU   | rs1,rs2,imm    | 41               | ) Word Imm             | l .            | C.ADDIW   | rd,imm                | 1        | rd,rd,imm    |
| Jump & L   |                | UJ       | JAL    | rd,imm         | II               | P Imm * 16             | l              | I         | 6SP x0,imm            | 1        | sp,sp,imm*16 |
|            | Link Register  | UJ       | JALR   | rd,rs1,imm     | 41               | SP Imm * 4             | 1              | 1         | SPN rd',imm           | 1        | d',sp,imm*4  |
| -          | Synch thread   | I        | FENCE  |                | Load             | Immediate              | l .            | C.LI      | rd,imm                | ADDI 1   | d,x0,imm     |
|            | Instr & Data   | I        | FENCE  | ·I             | Load             | Upper Imm              | CI             | C.LUI     | rd,imm                | LUI 1    | d,imm        |
| System S   | System CALL    | I        | SCALL  |                |                  | MoVe                   |                | C.MV      | rd,rs1                | ADD 1    | d,rs1,x0     |
| Sy         | stem BREAK     | I        | SBREAD | K              |                  | SUB                    | CR             | C.SUB     | rd,rs1                | SUB 1    | d,rd,rs1     |
| Counters   | ReaD CYCLE     | I        | RDCYC  | LE rd          | <b>Shifts</b> Sh | ift Left Imm           | CI             | C.SLLI    | rd,imm                | SLLI 1   | d,rd,imm     |
| ReaD CYCI  | LE upper Half  | I        | RDCYC  |                | Branche          | s Branch=0             |                | C.BEQZ    | rs1',imm              | BEQ 1    | s1',x0,imm   |
|            | ReaD TIME      |          | RDTIM  |                |                  | Branch≠0               | l .            | C.BNEZ    | rs1',imm              | 1        | s1',x0,imm   |
| ReaD TIM   | 1E upper Half  |          | RDTIM  |                | Jump             | Jump                   | CJ             | C.J       | imm                   | +        | cO,imm       |
|            | NSTR RETired   | Ī        | RDINS  |                |                  | mp Register            | 1              | C.JR      | rd,rs1                | 1        | 0,rs1,0      |
|            | TR upper Half  |          |        | TRETH rd       |                  | Link J&L               | CJ             | C.JAL     | imm                   |          | ca,imm       |
| וכמט זווסו | in upper ridii | 1        | מודעה. | INDIN IU       |                  | ink Register           |                | I         |                       | 1        | •            |
|            |                |          |        |                | · .              |                        |                | C.JALR    | rs1                   |          | ra,rs1,0     |
|            |                |          |        |                |                  | Env. BREAK             | CI             | C.EBREA   |                       | EBREAK   |              |
|            | 3              | 2-hit    | Instr  | uction Formats |                  |                        |                | 16-       | bit (RVC) Instru      | ction Fo | rmate        |

#### 0 CR 15 14 12 11 opcode CI funct7 rd rs2rs1 funct3 opcode CSS I rs1 funct3 rd imm[11:0] opcode CIW s imm[11:5] rs1 funct3 imm[4:0] rs2 funct3 | imm[4:1] | imm[11] | opcode | CL SB imm[12] imm[10:5] rs2 rs1 U opcode CS imm[31:12] opcode CB UJ imm[20] imm[10:1] imm[11] imm[19:12] rd

|   | 15 14 15 | 12          | 11  | 10 | 9    | 8    | 1   | О      | Э  | 4    | 3  | 2  | 1  | U |
|---|----------|-------------|-----|----|------|------|-----|--------|----|------|----|----|----|---|
|   | func     | rd/rs1      |     |    |      | rs2  |     |        |    |      | op |    |    |   |
| _ | funct3   | rd/rs1      |     |    |      |      | imm |        |    |      |    | op |    |   |
| 5 | funct3   |             | imm |    |      |      |     | rs2    |    |      |    |    | op |   |
| V | funct3   | imm         |     |    |      |      |     | rd'    |    |      |    |    | op |   |
|   | funct3   | imm<br>imm  |     |    | 1    | rs1' |     | im     | ım | rd'  |    |    | 0  | p |
|   | funct3   |             |     |    | 1    | rs1' |     |        | ım | rs2′ |    |    | op |   |
|   | funct3   | offset      |     |    | rs1' |      |     | offset |    |      | 0  | p  |    |   |
|   | funct3   | jump target |     |    |      |      |     |        | 0  | p    |    |    |    |   |

RISC-V Integer Base (RV32I/64I/128I), privileged, and optional compressed extension (RVC). Registers x1-x31 and the pc are 32 bits wide in RV32I, 64 in RV64I, and 128 in RV128I (x0=0). RV64I/128I add 10 instructions for the wider formats. The RVI base of <50classic integer RISC instructions is required. Every 16-bit RVC instruction matches an existing 32-bit RVI instruction. See risc.org.

#### Free & Open RISC-V Reference Card (riscv.org) 2

| Cotto mana                               | l =                                              |                                                  | Instruction Extension: RVM                          |                                  |
|------------------------------------------|--------------------------------------------------|--------------------------------------------------|-----------------------------------------------------|----------------------------------|
| Category Name Multiply MULtiply          | Fmt<br>R                                         | MUL rd,rs1,rs2                                   | +RV{64,128}                                         |                                  |
| Multiply MULtiply  MULtiply upper Half   |                                                  | MUL rd,rs1,rs2<br>MULH rd,rs1,rs2                | MUL{W D} rd,rs1,rs2                                 |                                  |
| MULtiply Half Sign/Uns                   | 1                                                | MULHSU rd,rs1,rs2                                |                                                     |                                  |
| MULtiply upper Half Uns                  | 1                                                | MULHU rd,rs1,rs2                                 |                                                     |                                  |
| <b>Divide</b> DIVide                     | 1                                                | DIV rd,rs1,rs2                                   | DIV{W D} rd,rs1,rs2                                 |                                  |
| DIVide Unsigned                          | R                                                | DIVU rd,rs1,rs2                                  |                                                     |                                  |
| Remainder REMainder                      | R                                                | REM rd,rs1,rs2                                   | REM{W D} rd,rs1,rs2                                 |                                  |
| REMainder Unsigned                       | R                                                | REMU rd,rs1,rs2                                  | REMU{W D} rd,rs1,rs2                                |                                  |
| Ор                                       | tiona                                            | al Atomic Instruction Extension                  | on: RVA                                             |                                  |
| <b>Category</b> Name                     | Fmt                                              | RV32A (Atomic)                                   | +RV{64,128}                                         |                                  |
| <b>Load</b> Load Reserved                |                                                  | LR.W rd,rs1                                      | LR.{D Q} rd,rs1                                     |                                  |
| Store Store Conditiona                   |                                                  | SC.W rd,rs1,rs2                                  | SC.{D Q} rd,rs1,rs2                                 |                                  |
| Swap SWAF                                | _                                                | AMOSWAP.W rd,rs1,rs2                             | AMOSWAP.{D Q} rd,rs1,rs2                            |                                  |
| Add ADD                                  |                                                  | AMOADD.W rd,rs1,rs2                              | AMOADD. {D Q} rd,rs1,rs2                            |                                  |
| Logical XOF                              | 1                                                | AMOXOR.W rd,rs1,rs2                              | AMOXOR. {D Q} rd,rs1,rs2                            |                                  |
| AND<br>OR                                | 1                                                | AMOAND.W rd,rs1,rs2<br>AMOOR.W rd,rs1,rs2        | AMOAND.{D Q} rd,rs1,rs2<br>AMOOR.{D Q} rd,rs1,rs2   |                                  |
|                                          | <del>                                     </del> |                                                  |                                                     |                                  |
| Min/Max MINimun<br>MAXimum               | 1                                                | AMOMIN.W rd,rs1,rs2                              | AMOMIN.{D Q} rd,rs1,rs2<br>AMOMAX.{D Q} rd,rs1,rs2  |                                  |
| MINimum Unsigned                         | 1                                                | AMOMAX.W rd,rs1,rs2<br>AMOMINU.W rd,rs1,rs2      | AMOMAX.{D Q} rd,rs1,rs2<br>AMOMINU.{D Q} rd,rs1,rs2 |                                  |
| MAXimum Unsigned                         | 1                                                | AMOMAXU.W rd,rs1,rs2                             | AMOMAXU.{D Q} rd,rs1,rs2                            |                                  |
|                                          |                                                  | ng-Point Instruction Extensio                    |                                                     |                                  |
| Category Name                            | Fmt                                              |                                                  |                                                     |                                  |
| Move Move from Integer                   |                                                  | FMV.{H S}.X rd,rs1                               | FMV.{D Q}.X rd,rs1                                  |                                  |
| Move to Integer                          |                                                  | FMV.X.{H S} rd,rs1                               | FMV.X.{D Q} rd,rs1                                  |                                  |
| Convert Convert from Int                 |                                                  | FCVT.{H S D Q}.W rd,rs1                          | $FCVT.\{H S D Q\}.\{L T\}$ rd,rs1                   |                                  |
| Convert from Int Unsigned                | R                                                | FCVT.{H S D Q}.WU rd,rs1                         | FCVT. $\{H S D Q\}.\{L T\}U$ rd,rs1                 |                                  |
| Convert to Int                           | R                                                | FCVT.W.{H S D Q} rd,rs1                          | FCVT. $\{L T\}$ . $\{H S D Q\}$ rd,rs1              |                                  |
| Convert to Int Unsigned                  | R                                                | FCVT.WU.{H S D Q} rd,rs1                         | FCVT.{L T}U.{H S D Q} rd,rs1                        |                                  |
| <b>Load</b> Load                         | I                                                | FL{W,D,Q} rd,rs1,imm                             |                                                     | g Convention                     |
| Store Store                              |                                                  | FS{W,D,Q} rs1,rs2,imm                            | Register ABI Name Saver                             | Description                      |
| Arithmetic ADD                           | 1                                                | FADD.{S D Q} rd,rs1,rs2                          | x0 zero                                             | Hard-wired zero                  |
| SUBtract                                 | 1                                                | FSUB.{S D Q} rd,rs1,rs2                          | x1 ra Caller                                        | Return address                   |
| MULtiply<br>DIVide                       | 1                                                | FMUL.{S D Q} rd,rs1,rs2                          | x2 sp Callee                                        | Stack pointer Global pointer     |
| SQuare RooT                              | 1                                                | FDIV.{S D Q} rd,rs1,rs2<br> FSQRT.{S D Q} rd,rs1 | ""   gp                                             | Thread pointer                   |
| Mul-Add Multiply-ADD                     |                                                  | FMADD.{S D Q} rd,rs1,rs2,rs3                     | x4 tp<br>x5-7 t0-2 <b>Caller</b>                    | Temporaries                      |
| Multiply-SUBtract                        |                                                  | FMSUB. {S D Q} rd,rs1,rs2,rs3                    | x8 s0/fp Callee                                     | Saved register/frame pointer     |
| Negative Multiply-SUBtract               | 1                                                | FNMSUB. {S D Q} rd,rs1,rs2,rs3                   | x9 s1 Callee                                        | Saved register                   |
| Negative Multiply-ADD                    | 1                                                | FNMADD. {S D Q} rd,rs1,rs2,rs3                   | x10-11 a0-1 Caller                                  | Function arguments/return values |
| Sign Inject SiGN source                  | R                                                | FSGNJ.{S D Q} rd,rs1,rs2                         | x12-17 a2-7 <b>Caller</b>                           | Function arguments               |
| Negative SiGN source                     | R                                                | FSGNJN.{S D Q} rd,rs1,rs2                        | x18-27 s2-11 Callee                                 | Saved registers                  |
| Xor SiGN source                          | 1                                                | FSGNJX. $\{S D Q\}$ rd,rs1,rs2                   | x28-31 t3-t6 <b>Caller</b>                          | Temporaries                      |
| Min/Max MINimum                          |                                                  | FMIN.{S D Q} rd,rs1,rs2                          | f0-7 ft0-7 Caller                                   | FP temporaries                   |
| MAXimum                                  | 1                                                | FMAX.{S D Q} rd,rs1,rs2                          | f8-9 fs0-1 Callee                                   | FP saved registers               |
| Compare Compare Float =                  | 1                                                | FEQ. {S D Q} rd,rs1,rs2                          | f10-11 fa0-1 Caller                                 | FP arguments/return values       |
| Compare Float <                          |                                                  | FLT.{S D Q} rd,rs1,rs2                           | f12-17 fa2-7 Caller                                 | FP arguments                     |
| Compare Float ≤                          | 1                                                | FLE. {S D Q} rd,rs1,rs2                          | f18-27 fs2-11 Callee                                | FP saved registers               |
| Categorization Classify Type             |                                                  | FCLASS.{S D Q} rd,rs1                            | f28-31 ft8-11 <b>Caller</b>                         | FP temporaries                   |
| Configuration Read Status                |                                                  | FRCSR rd                                         |                                                     |                                  |
| Read Rounding Mode                       | 1                                                | FRRM rd                                          |                                                     |                                  |
| Read Flags                               | 1                                                | FRFLAGS rd                                       |                                                     |                                  |
| Swap Status Reg<br>Swap Rounding Mode    | 1                                                | FSCSR rd,rs1                                     |                                                     |                                  |
| •                                        |                                                  | FSRM rd,rs1                                      |                                                     |                                  |
| Swap Flags<br>Swap Rounding Mode Imm     | 1                                                | FSFLAGS rd,rs1<br>FSRMI rd,imm                   |                                                     |                                  |
| Swap Rounding Mode Imm<br>Swap Flags Imm | 1                                                | FSFLAGSI rd,imm                                  |                                                     |                                  |
| Swap riays IIIIII                        | 1 1                                              | LOLUMOT TOOUTE                                   | Ш                                                   |                                  |

RISC-V calling convention and five optional extensions: 10 multiply-divide instructions (RV32M); 11 optional atomic instructions (RV32A); and 25 floating-point instructions each for single-, and quadruple-precision (RV32F, RV32D, RV32Q). The latter add registers f0-f31, whose width matches the widest precision, and a floating-point control and status register fcsr. Each larger address adds some instructions: 4 for RVM, 11 for RVA, and 6 each for RVF/D/Q. Using regex notation, {} means set, so L{D|Q} is both LD and LQ. See risc.org. (8/21/15 revision)

### RISC Background

- Reduced Instruction Set Computer (RISC)
  - Smaller, less complex instruction sets
  - Load/store architecture
  - Easy to implement and efficient
- Berkeley RISC-I/II (Patterson) heavily influenced SPARC
- Stanford RISC (Hennessy) became MIPS
- ARM is the "Advanced RISC Machine"

### RV641 registers

- 32 64-bit general-purpose registers (x0-x31)
  - **x0** is zero (**zero**) register
  - x1 is return address (ra) register
  - x2 is stack pointer (sp) register
  - x8 is frame pointer (fp) register
- Program Counter (pc)

#### RISC-V Assembly

- Looks a lot like MIPS
- Many assembly macros and aliases
- MIPS resources are helpful



#### RISC-V: Data Operations

```
/* x1 = 1 */
li x1, 1
/* x2 = 2 */
li x2, 2
/* x3 = x1 + x2 */
add x3, x1, x2
```

#### RISC-V: Memory Operations

```
/* x0 = *x1 */
ld x0, (x1)
/* *x1 = x0 */
sd x0, (x1)
```

#### RISC-V: Control Flow

```
/* branch if x1 == x2 */
beq x1, x2, loop
/* call */
call func /* jal func */
/* return */
ret /* jr ra */
```

### RISC-V Privilege Levels

- Level 0 User (**U-mode**) Applications
- Level 1 Supervisor (S-mode) BSD
- Level 2 Hypervisor (H-mode) Xen/bhyve
- Level 3 Machine (M-mode) Firmware
  - Only required level

**Higher Privilege** 

## Control and Status Registers (CSRs)

- Used for low-level programming
- Different registers for kernel (S-mode), hypervisor (H-mode), firmware (M-mode)
  - e.g., sstatus, hstatus, mstatus
- Used to configure:
  - System properties
  - Memory Management Unit (MMU)
  - Interrupts

### Status Registers

- Machine-level Status Register (*mstatus*)
  - Current privilege mode
  - MMU mode
  - Interrupt enable
  - Past mode and interrupt status
- Supervisor-level Status Register (sstatus)
  - Restricted view of (*mstatus*) for S-mode

### CSRing Status

```
/* Read sstatus */
csrr x1, sstatus
/* Write sstatus */
csrw sstatus, x1
```

### Exception Types

- Synchronous Exceptions
  - Environment call (*ecall*) (formerly *scall*)
  - Memory faults
  - Illegal instructions
  - Breakpoints
- Interrupts
  - Timer
  - Software
  - Devices

### Exception Registers

- **sepc** Supervisor exception program counter
  - Virtual address of instruction that encountered exception
- **scause** Supervisor trap cause
  - Cause for exception
- **sbadaddr** Supervisor Bad Address
  - Faulting address for memory faults

## RISC-V Memory Modes (1/2)

- Set by "Virtualization Management" (VM) field in mstatus
  - Determines virtual memory translation and protection scheme
- Supports simple schemes for microcontrollers
- Mbare No translation or protection
  - For CPUs that only support M-mode
  - VM mode on reset
- Mbb and Mbbid Base and bounds protection
  - For CPUs that support **U-mode**

## RISC-V Memory Modes (2/2)

- Page-based schemes for CPUs that support S-mode
  - Hardware-managed TLBs MMU does page table walk on TLB miss
  - Up to four levels of page tables
  - Various page size: 4 KB, 2 MB, 4 MB, 1 GB, 512 GB
  - sptbr supervisor page table base register
- Sv32 32-bit virtual addressing for RV32
- Sv39 39-bit virtual addressing for RV64
- **Sv48** 48-bit virtual addressing for RV64

# See RISC-V specs for more details

#### RISC-V Specs

- User-Level ISA Specification v2.1 (Jun 2016)
- Privileged ISA Specification v1.7 (May 2015)
  - v1.9 will be released soon
- Compressed ISA Specification v1.9 (Nov 2015)

# RISC-V Hardware and Software Ecosystem

#### Development Platforms

- Software Emulation
  - Spike RISC-V ISA simulator (riscv-isa-sim)
  - QEMU/RISC-V
  - Angel JavaScript emulator
- FPGA emulation
  - Pick your poison (Xilinx, Altera, MicroSemi, Lattice)
  - Xilinx ZedBoard is a popular platform

# RISC-V SoCs/Cores (1/3)

- Berkeley <a href="https://github.com/ucb-bar">https://github.com/ucb-bar</a>
  - Rocket 5 stage pipeline, single-issue
  - BOOM Out-of-order core
  - Zscale Microcontroller core
  - Sodor Educational cores (1-5 stage)
- LowRISC (Cambridge) <a href="https://github.com/lowrisc">https://github.com/lowrisc</a>
  - "Raspberry Pi for grownups"
  - Tagged architecture and Minion cores

# RISC-V SoCs/Cores (2/3)

- SHAKTI (IIT-Madras) <a href="https://bitbucket.org/casl/shakti\_public">https://bitbucket.org/casl/shakti\_public</a>
  - RISC-V is the "standard ISA" for India
  - IIT-Madras building 6 open-source cores, from microcontrollers to supercomputers
- YARVI <a href="https://github.com/tommythorn/yarvi">https://github.com/tommythorn/yarvi</a>
  - Used in Cambridge's computer architecture course

# RISC-V SoCs/Cores (3/3)

- PULPino (ETH Zurich) <a href="https://github.com/pulp-platform/pulpino">https://github.com/pulp-platform/pulpino</a>
- PicoRV32 <a href="https://github.com/cliffordwolf/picorv32">https://github.com/cliffordwolf/picorv32</a>
- ORCA <a href="https://github.com/VectorBlox/orca">https://github.com/VectorBlox/orca</a>
- BlueSpec, Inc has RISC-V Factory
- Many, many more commercial and open source RISC-V cores

#### Rocket Chip SoC Generator

- Parameterized RISC-V SoC Generator written in Chisel HDL
- Can use this as the basis for your own SoC
- Can target C++
   software simulator,
   FPGA emulation, or
   ASIC tools



# Making RISC-V Yours

- Modify the tunable parameters of an existing core
- Implement an accelerator using the Rocket Custom Coprocessor (RoCC) interface
- Implement your own RISC-V instruction set extension (Ch. 9, User Spec)
- Implement your own RISC-V core

#### Current Software Landscape

- Several OS ports in progress
  - Proxy kernel, Linux (Yocto/Poky, Gentoo, Debian),
     FreeBSD, NetBSD, seL4, Genode
- Support for primary open source toolchains
  - Binutils, GCC, clang/LLVM
- Multiple software simulators/emulators
  - Spike, QEMU, Angel

## Common Software Options

#### Newlib + Proxy Kernel (pk)

- Single user application only
- Proxies system calls to host system

#### Glibc + Linux Kernel

Distributions: Busybox, Yocto/Poky, Gentoo

#### FreeBSD

RISC-V support will appear in FreeBSD 11

## NetBSD/RISC-V

- Matt Thomas has been working on the port
- Core kernel support has been merged
- Waiting on pmap changes to be merged and updated RISC-V toolchain

#### FreeBSD/RISC-V

### FreeBSD/RISC-V Port

- Courtesy of Ruslan Bukin
- Merged to -CURRENT, Will be in FreeBSD 11.0
- Based on ARMv8 port
- Targets RV64G and Sv39
- Using GCC as toolchain (clang's not ready)

### FreeBSD/RISC-V Code

- Key source directories:
  - sys/riscv/include
  - sys/riscv/riscv
- Key configuration files:
  - sys/conf/files.riscv
  - sys/riscv/conf/DEFAULTS
  - sys/riscv/conf/GENERIC

# Typical Boot Process

- 1. Firmware
- 2. Bootloader
- 3. Kernel

# Booting Up

- Firmware/bootloader responsibilities:
  - Hardware initialization (e.g., DRAM, serial)
  - Passing boot parameters to kernel
  - Loading the kernel
- Typical options:
  - SoC ROM + U-Boot + loader(8)
  - UEFI + loader(8)

# Booting up on RISC-V

Berkeley Boot Loader (BBL) is firmware/loader

```
rrrrrrrrrrr
      VVVVVVVVVVVVVVVVVVVVV
      VVVVVVVVVVVVVVVVVVVVVVV
   VVVVVVVVVVVVVVVV
     VVVVVVVVV
     VVVVVV
      VV
  INSTRUCTION SETS WANT TO BE FREE
```

# Booting FreeBSD

- Not using BBL currently
  - Kernel reimplements some BBL functionality
  - For ease of development
- Long term: Follow forthcoming RISC-V boot spec
- Using DeviceTree currently; Priv Spec 1.9 specifies a simpler structure

#### Device Tree on RISC-V

- Used by Linux and FreeBSD on several architectures
- Data structure that describes hardware configuration
- In sys/boot/fdt/dts/riscv/spike.dts:

```
timer0: timer@0 {
  compatible = "riscv, timer";
  interrupts = < 1 >;
  interrupt-parent = < &pic0 >;
  clock-frequency = < 10000000 >;
};
```

# Kernel Initialization (1/2)

- Early kernel initialization
  - Set initial page table and enable MMU
  - Set up exception vector table and handlers
- Initialize Devices
  - Serial
  - Timers (e.g., for clock tick)

# Kernel Initialization (2/2)

- Machine-independent initialization
  - Initialize kernel subsystems
  - More device initialization
- Enable interrupts
  - Switch to User mode and run init

# FreeBSD Kernel Startup: First Steps

- FreeBSD kernel's first instructions, sys/riscv/riscv/locore.S
  - Set up stack and initial page table
  - Switch to Supervisor mode and enable MMU

```
__start:

/* Set page tables base register */
la sl, pagetable_l1
csrw sptbr, sl

/* Exit from machine mode */

csrw mepc, t0
eret
```

# Exception Vector Table

• In sys/riscv/riscv/locore.S

```
/* Trap entries */
mentry:
    /* User mode entry point (mtvec + 0x000) */
    j    user_trap
    /* Supervisor mode entry point (mtvec + 0x040) */
    j    supervisor_trap
    /* Hypervisor mode entry point (mtvec + 0x080) */
    j    bad_trap
    /* Machine mode entry point (mtvec + 0x0C0) */
    j    bad_trap
    /* Reset vector */
    _start:
```

# FreeBSD Kernel Startup: initriscv()

- **start** continues execution:
  - Sets up environment for C code
  - Calls first C function initriscv()
- initriscv() continues RISC-V-specific init
- See sys/riscv/riscv/machdep.c
  - Maps devices and initializes console
  - Sets up real page table and switches to it

# FreeBSD Kernel Startup: mi\_startup()

- Finally, start calls mi\_startup()
- mi\_startup() is first machine-independent code

```
Copyright (c) 1992-2016 The FreeBSD Project.
Copyright (c) 1979, 1980, 1983, 1986, 1988, 1989, 1991, 1992, 1993, 1994

The Regents of the University of California. All rights reserved.
FreeBSD is a registered trademark of The FreeBSD Foundation.
FreeBSD 11.0-CURRENT #0 95ccd77(HEAD)-dirty: Sat Jun 4 03:39:55 UTC 2016
```

# Handling Exceptions

- Save context (save\_registers) in sys/riscv/exception.S
- Call do\_trap\_user or do\_trap\_supervisor in sys/riscv/ riscv/trap.c
  - Read the cause register (scause)
  - Jump to appropriate handler function (e.g., data\_abort)
- Restore context and return to previous mode
   (load\_registers, eret) in sys/riscv/exception.S

#### Developing FreeBSD/RISC-V

- See <a href="https://wiki.freebsd.org/riscv">https://wiki.freebsd.org/riscv</a> for full instructions
  - make TARGET\_ARCH=riscv64 buildworld
  - make TARGET\_ARCH=riscv64 KERNCONF=SPIKE buildkernel
  - spike -m1024 -p2 +disk=root.img kernel
- Target Platforms
  - Spike RISC-V ISA simulator
  - QEMU/RISC-V
  - Rocket on Xilinx ZedBoard



### FreeBSD/RISC-V TODO

- Package up RISC-V simulators and toolchain
- clang/LLVM RISC-V backend work
- Update to new privileged ISA
- FreeBSD ports support
- QEMU user

#### RISC-V Resources

- RISC-V specs: <a href="http://riscv.org/specifications">http://riscv.org/specifications</a>
- RISC-V Workshop Proceedings: <a href="http://riscv.org/category/workshops/proceedings">http://riscv.org/category/workshops/proceedings</a>
- HPCA Tutorial: <a href="http://riscv.org/2015/02/risc-v-tutorial-hpca-2015">http://riscv.org/2015/02/risc-v-tutorial-hpca-2015</a>
- Mailing Lists: <a href="http://riscv.org/mailing-lists">http://riscv.org/mailing-lists</a>
- Stack Overflow: <a href="http://stackoverflow.com/questions/tagged/riscv">http://stackoverflow.com/questions/tagged/riscv</a>
- "The Case for Open Instruction Sets", Microprocessor Report
- "RISC-V Offers Simple, Modular ISA", Microprocessor Report

#### FreeBSD/RISC-V Resources

- Wiki Page: wiki.freebsd.org/riscv
- IRC: #freebsd-riscv on EFnet
- Mailing List: freebsd-riscv@freebsd.org
- Ruslan's RISC-V Workshop talk (<u>slides</u>, <u>video</u>)
- FreeBSD/RISC-V in Action (video)

# Fourth RISC-V Workshop

 Save the date: July 12-13, 2016 at MIT CSAIL / Stata Center in Cambridge, MA





#### RISC-V

- A new open instruction set specification
- An excellent platform for computer architecture research and education
- A solid foundation for open hardware efforts and commercial products
- Runs FreeBSD now. You should try it.

#### Questions?



- Contact: arun.thomas@acm.org
- See you at the 4th RISC-V workshop (July 12-13)!