

GPIO Registers www.ti.com

# 25.4 GPIO Registers

# 25.4.1 GPIO Registers

Table 25-5 lists the memory-mapped registers for the GPIO. All register offset addresses not listed in Table 25-5 should be considered as reserved locations and the register contents should not be modified.

#### **Table 25-5. GPIO REGISTERS**

| Offset | Acronym              | Register Name | Section           |
|--------|----------------------|---------------|-------------------|
| 0h     | GPIO_REVISION        |               | Section 25.4.1.1  |
| 10h    | GPIO_SYSCONFIG       |               | Section 25.4.1.2  |
| 20h    | GPIO_EOI             |               | Section 25.4.1.3  |
| 24h    | GPIO_IRQSTATUS_RAW_0 |               | Section 25.4.1.4  |
| 28h    | GPIO_IRQSTATUS_RAW_1 |               | Section 25.4.1.5  |
| 2Ch    | GPIO_IRQSTATUS_0     |               | Section 25.4.1.6  |
| 30h    | GPIO_IRQSTATUS_1     |               | Section 25.4.1.7  |
| 34h    | GPIO_IRQSTATUS_SET_0 |               | Section 25.4.1.8  |
| 38h    | GPIO_IRQSTATUS_SET_1 |               | Section 25.4.1.9  |
| 3Ch    | GPIO_IRQSTATUS_CLR_0 |               | Section 25.4.1.10 |
| 40h    | GPIO_IRQSTATUS_CLR_1 |               | Section 25.4.1.11 |
| 44h    | GPIO_IRQWAKEN_0      |               | Section 25.4.1.12 |
| 48h    | GPIO_IRQWAKEN_1      |               | Section 25.4.1.13 |
| 114h   | GPIO_SYSSTATUS       |               | Section 25.4.1.14 |
| 130h   | GPIO_CTRL            |               | Section 25.4.1.15 |
| 134h   | GPIO_OE              |               | Section 25.4.1.16 |
| 138h   | GPIO_DATAIN          |               | Section 25.4.1.17 |
| 13Ch   | GPIO_DATAOUT         |               | Section 25.4.1.18 |
| 140h   | GPIO_LEVELDETECT0    |               | Section 25.4.1.19 |
| 144h   | GPIO_LEVELDETECT1    |               | Section 25.4.1.20 |
| 148h   | GPIO_RISINGDETECT    |               | Section 25.4.1.21 |
| 14Ch   | GPIO_FALLINGDETECT   |               | Section 25.4.1.22 |
| 150h   | GPIO_DEBOUNCENABLE   |               | Section 25.4.1.23 |
| 154h   | GPIO_DEBOUNCINGTIME  |               | Section 25.4.1.24 |
| 190h   | GPIO_CLEARDATAOUT    |               | Section 25.4.1.25 |
| 194h   | GPIO_SETDATAOUT      |               | Section 25.4.1.26 |



GPIO Registers www.ti.com

# 25.4.1.16 GPIO\_OE Register (offset = 134h) [reset = FFFFFFFh]

GPIO\_OE is shown in Figure 25-22 and described in Table 25-21.

The GPIO\_OE register is used to enable the pins output capabilities. At reset, all the GPIO related pins are configured as input and output capabilities are disabled. This register is not used within the module, its only function is to carry the pads configuration. When the application is using a pin as an output and does not want interrupt generation from this pin, the application can/has to properly configure the Interrupt Enable registers.

## Figure 25-22. GPIO\_OE Register



LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset

#### Table 25-21. GPIO\_OE Register Field Descriptions

| Bit  | Field       | Туре | Reset    | Description                                                   |
|------|-------------|------|----------|---------------------------------------------------------------|
| 31-0 | OUTPUTEN[n] | R/W  | FFFFFFFh | Output Data Enable                                            |
|      |             |      |          | 0x0 = The corresponding GPIO port is configured as an output. |
|      |             |      |          | 0x1 = The corresponding GPIO port is configured as an input.  |



www.ti.com GPIO Registers

## 25.4.1.17 GPIO\_DATAIN Register (offset = 138h) [reset = 0h]

GPIO DATAIN is shown in Figure 25-23 and described in Table 25-22.

The GPIO\_DATAIN register is used to register the data that is read from the GPIO pins. The GPIO\_DATAIN register is a read-only register. The input data is sampled synchronously with the interface clock and then captured in the GPIO\_DATAIN register synchronously with the interface clock. So, after changing, GPIO pin levels are captured into this register after two interface clock cycles (the required cycles to synchronize and to write the data). When the AUTOIDLE bit in the system configuration register (GPIO\_SYSCONFIG) is set, the GPIO\_DATAIN read command has a 3 OCP cycle latency due to the data in sample gating mechanism. When the AUTOIDLE bit is not set, the GPIO\_DATAIN read command has a 2 OCP cycle latency.

#### Figure 25-23. GPIO\_DATAIN Register



LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset

#### Table 25-22. GPIO\_DATAIN Register Field Descriptions

| Bit  | Field  | Туре | Reset | Description        |
|------|--------|------|-------|--------------------|
| 31-0 | DATAIN | R    | 0h    | Sampled Input Data |



GPIO Registers www.ti.com

## 25.4.1.18 GPIO\_DATAOUT Register (offset = 13Ch) [reset = 0h]

GPIO\_DATAOUT is shown in Figure 25-24 and described in Table 25-23.

The GPIO\_DATAOUT register is used for setting the value of the GPIO output pins. Data is written to the GPIO\_DATAOUT register synchronously with the interface clock. This register can be accessed with direct read/write operations or using the alternate Set/Clear feature. This feature enables to set or clear specific bits of this register with a single write access to the set data output register (GPIO\_SETDATAOUT) or to the clear data output register (GPIO\_CLEARDATAOUT) address.

## Figure 25-24. GPIO\_DATAOUT Register



LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset

# Table 25-23. GPIO\_DATAOUT Register Field Descriptions

| Bit  | Field   | Туре | Reset | Description                |
|------|---------|------|-------|----------------------------|
| 31-0 | DATAOUT | R/W  | 0h    | Data to set on output pins |