## **Ve270 Introduction to Logic Design**

## Homework 9

Assigned: November 21, 2019

Due: November 28, 2019, 4:00pm.

The homework should be submitted in hard copies.

serial transformation

1. Design a circuit called *Receiver* that receives two single bit signals, **Valid** and **Data\_in**, from another device called *Transmitter*. The **Valid** signal sent from the *Transmitter* will be a 1-clock cycle pulse. After the *Receiver* receives the **Valid** pulse, it will start receiving 8 bits through port **Data\_in**, bit by bit. After the 8 bits of data is received, they should be copied into an 8-bit register called **RxReg**. (25 points)

2. Problem 5.19 (25 points)

- 5.19 Using a timer, design a system with single-bit inputs U and D corresponding to two buttons, and a 16-bit output Q which is initially 0. Pressing the button for U causes Q to increment, while D causes a decrement; pressing both buttons causes Q to stay the same. If a single button is held down, Q should then continue to increment or decrement at a rate of once per second as long as the button is held. Assume the buttons are already debounced. Assume Q simply rolls over if its upper or lower value is reached.
- 3. Problem 5.27 (15 points) reset to O, 当最 t 值: goes back
  - 5.27 Convert the following C-like code, which calculates the greatest common divisor (GCD) of the two 8-bit numbers a and b, into a high-level state machine.

```
Inputs: byte a, byte b, bit go
Outputs: byte gcd, bit done
GCD:
while(1) {
  while(!go);
  done = 0;
  while ( a != b ) {
    if( a > b ) {
        a = a - b;
    }
    else {
        b = b - a;
    }
    gcd = a;
    done = 1;
}
```



- 4. Problem 5.28 (15 points)
  - 5.28 Use the RTL design process to convert the high-level state machine created in Exercise 5.27 to a controller and a datapath. Design the datapath to structure, but design the controller to an FSM and then stop.
- 5. Problem 6.27 (10 points)
  - 6.27 Trace the execution of the 16-bit carry-lookahead adder built from 4-bit adders as shown in Figure 6.60 when a = 43690 and b = 21845. Do not trace internal behavior of the individual 4-bit carry-lookahead adders.



Figure 6.60 16-bit adder implemented using four CLA 4-bit adders and a second level of lookahead.

6. Following circuit is a carry-ripple style incrementor. Redesign the circuit as a carry-lookahead structure using the same Half Adders (HA). (10 points)

