#### **LAB**

#### **REPORT OF**

## **Modeling and Testing of Digital Systems (VHDL)**

(ECPE 22)

A report submitted in partial fulfillment of the requirements for the award of the degree of

# BACHELOR OF TECHNOLOGY in ELECTRONICS AND COMMUNICATION ENGINEERING

Submitted By

Rakhee Prajapat (21233)

Submitted To

Mr. Satish Kumar (FACULTY, SoE)



#### SCHOOL OF ELECTRONICS

## INDIAN INSTITUTE OF INFORMATION TECHNOLOGY UNA HIMACHAL PRADESH

November 2023

## **INDEX**

| Sr.No. | Title                                                                                                                  | Signature |
|--------|------------------------------------------------------------------------------------------------------------------------|-----------|
| 1      | Implementation of logic gates                                                                                          |           |
| 2      | Write a program in VHDL for the implementation of half-adder and full adder.                                           |           |
| 3      | Write a program in VHDL for the implementation of half-subtractor and full-subtractor.                                 |           |
| 4      | Implementation of multiplexers                                                                                         |           |
| 5      | Implementation of encoders                                                                                             |           |
| 6      | Implementation of decoders                                                                                             |           |
| 7      | Implementation of SR Flip Flop                                                                                         |           |
| 8      | Implementation of JK Flip Flop.                                                                                        |           |
| 9      | Implementation of SISO, SIPO, PIPO and PISO registers using behavioral model.                                          |           |
| 10     | Implementation of 4-bit UP and DOWN counter using behavioral model.                                                    |           |
| 11     | Implementation of Johnson and Ring counter using behavioral model.                                                     |           |
| 12     | Implementation of Half Adder and Full Adder using data flow model                                                      |           |
| 13     | Implementation of Half subtractor and Full subtractor using dataflow model.                                            |           |
| 14     | Implementation of 4X1 multiplexer using dataflow model.                                                                |           |
| 15     | Implementation of 1X4 demultiplexer using dataflow model.                                                              |           |
| 16     | Implementation of 4x2 Encoder using dataflow model.                                                                    |           |
| 17     | Implementation of Half Adder and Full Adder using structural model.                                                    |           |
| 18     | Implementation of Half Subtractor and Full Subtractor using structural model.                                          |           |
| 19     | Implementation of 4X1 multiplexer using structural model.                                                              |           |
| 20     | Write a program in VHDL for the implementation of 4x16 decoder using 2x4 mux structural modeling.                      |           |
| 21     | Write a program in VHDL for the implementation of SR Flip-flop structural modeling.                                    |           |
| 22     | Write a program in VHDL for the implementation of and gate using test bench for structural modeling.                   |           |
| 23     | Write a program in VHDL for the implementation of and Siso register using generate test bench for structural modeling. |           |
|        | Write a program in VHDL for the implementation of and Mod 10 counter using                                             |           |
| 24     | generate test bench for structural                                                                                     |           |
| 25     | Perform FPGA burning of and gate with Basys3.                                                                          |           |
| 26     | Perform FPGA burning of Half Adder with Basys3.                                                                        |           |

**Aim:** Write a program in VHDL for the implementation of basic logic gates using behavioural modelling.

**Software Used:** Xilinx Vivado 2020.1

#### **Truth Table:**

#### 1. AND Gate

| Inp | out | Output |
|-----|-----|--------|
| A   | В   | Y      |
| 0   | 0   | 0      |
| 0   | 1   | O      |
| 1   | 0   | O      |
| 1   | 1   | 1      |

#### 3. OR Gate

| In | out | Output |  |  |
|----|-----|--------|--|--|
| Α  | В   | Y      |  |  |
| 0  | 0   | 0      |  |  |
| 0  | 1   | 0      |  |  |
| 1  | 0   | 0      |  |  |
| 1  | 1   | 1      |  |  |

#### 2. NOR Gate

| In | Input |   |  |  |  |
|----|-------|---|--|--|--|
| Α  | Υ     |   |  |  |  |
| 0  | 0     | 1 |  |  |  |
| 0  | 1     | 0 |  |  |  |
| 1  | 0     | 0 |  |  |  |
| 1  | 1     | 0 |  |  |  |

4. NAND Gate

| Input | Input | Output |
|-------|-------|--------|
| Α     | В     | Υ      |
| 0     | 0     | 1      |
| 0     | 1     | 1      |
| 1     | 0     | 1      |
| 1     | 1     | 0      |

#### **Program:**

library IEEE;

use IEEE.STD\_LOGIC\_1164.ALL;

entity exp\_1 is

Port (A, B: in STD\_LOGIC;

O1, O2, O3, O4, O5, O6, O7 : out STD\_LOGIC);

end exp\_1;

architecture Behavioral of exp\_1 is

begin

process(A,B)

```
begin
if(A='1' and B='1') then
O1<='1';
else
O1 <='0';
end if;
end process;
process(A, B)
if(A='0' and B='0') then
O2<='0';
else
O2 <='1';
end if;
end process;
process(A, B)
if( A='0' and B='0') then
O3<= '0';
elsif(A= '1' and B= '1') then
O3<='0';
else
O3<='1';
end if;
end process;
process(A, B)
if(A='0' \text{ and } B='0') \text{ then }
O4<='1';
else
O4 <='0';
end if;
end process;
process(A, B)
if(A='1' and B='1') then
O5<='0';
else
```

O5 <='1';

```
end if;
end process;
process(A, B)
if( A='0' and B='0') then
O6<= '1';
elsif(A= '1' and B= '1') then
O6<='1';
else
O6<='0';
end if;
end process;
process(A, B)
if(A='1' \text{ or } B='1') \text{ then }
O7<='0';
else
O7 <='1';
end if;
end process;
end Behavioral;
```



Figure 1 – RTL Schematic Diagram

#### Waveform:



Figure 2 – Waveform Screenshot

**Learning Outcome:** Hence, all the logic gates are implemented in VHDL and their comprehensive overview of the functioning of all the basic gates and got to know their working style in behavioral modeling in vhdl.

**Aim:** Write a program in VHDL for the implementation of half-adder and full-adder.

**Software Used:** Xilinx Vivado 2020.1

**Truth Table:** 

Half-Adder:

|     | Truth | Table Table |       |  |  |
|-----|-------|-------------|-------|--|--|
| Inj | put   | Output      |       |  |  |
| A   | В     | Sum         | Carry |  |  |
| 0   | 0     | 0           | 0     |  |  |
| 0   | 1     | 1           | 0     |  |  |
| 1   | 0     | 1           | 0     |  |  |
| 1   | 1     | 0           | 1     |  |  |

#### **Full-Adder**

|   | Inputs | Out             | puts |       |
|---|--------|-----------------|------|-------|
| Α | В      | C <sub>in</sub> | Sum  | Carry |
| 0 | 0      | 0               | 0    | 0     |
| 0 | 0      | 1               | 1    | 0     |
| 0 | 1      | 0               | 1    | 0     |
| 0 | 1      | 1               | 0    | 1     |
| 1 | 0      | 0               | 1    | 0     |
| 1 | 0      | 1               | 0    | 1     |
| 1 | 1      | 0               | 0    | 1     |
| 1 | 1      | 1               | 1    | 1     |

#### **Program:**

Entity half\_adder is

carry\_out <= '0';

end if;

end behavior;

end process;



Figure 1 – Schematics Screenshot

#### Waveform:



 $Figure\ 2-Waveform\ Screenshot$ 

```
Program: begin process(a,b,c) begin if(a='0' \text{ and } b='0' \text{ and } c='0') then sum <= '0'; carry <= '0'; elsif((a='0' \text{and } b='0' \text{ and } c='1') \text{ or } (a='0' \text{ and } b='1' \text{ and } c='0') \text{ or } (a='1' \text{ and } b='0' \text{ and } c='0') then sum <= '1'; carry <= '0';
```

```
elsif((a = '1'and b = '1' and c = '1'))
then
sum <= '1';
carry <= '1';
else
sum <= '0';
carry <= '1';
end if;
end process;</pre>
```



Figure 1 – Schematics Screenshot

#### Waveform:



Figure 3 – Waveform Screenshot

**Learning Outcome:** Hence, half adder and full-Adder implemented in VHDL and its functionalities are verified. Also, we got to know how half adder and full-Adder works.

Aim: Write a program in VHDL for the implementation of Half-subtractor and full subtractor.

**Software Used:** Xilinx Vivado 2020.1

#### **Truth Table:**

Half-subtractor:

| Inp | uts | Outputs    |        |  |
|-----|-----|------------|--------|--|
| А   | В   | Difference | Borrow |  |
| 0   | 0   | 0          | 0      |  |
| 0   | 1   | 1          | 1      |  |
| 1   | 0   | 1          | 0      |  |
| 1   | 1   | 0          | 0      |  |

#### Full-subtractor:

|   | Inputs | Out             | puts |       |
|---|--------|-----------------|------|-------|
| Α | В      | C <sub>in</sub> | Sum  | Carry |
| 0 | 0      | 0               | 0    | 0     |
| 0 | 0      | 1               | 1    | 0     |
| 0 | 1      | 0               | 1    | 0     |
| 0 | 1      | 1               | 0    | 1     |
| 1 | 0      | 0               | 1    | 0     |
| 1 | 0      | 1               | 0    | 1     |
| 1 | 1      | 0               | 0    | 1     |
| 1 | 1      | 1               | 1    | 1     |

#### **Program:**

else

```
begin
process(a,b,c)
begin
if (a = '0') and b = '0' and c = '0'
then
sum <= '0';
carry <= '0';
elsif((a = '0') and b = '0') and c = '1') or (a = '0') and b = '1') or (a = '1') or (a = '1') and c = '0') or (a = '1') and c = '0') or (a = '1') and c = '0') or (a = '1') or (a = '0') and c = '0') or (a = '1') or (a = '0') 
= (0')
then
sum <= '1';
carry <= '0';
elsif((a = '1') and b = '1' and c = '1')
then
sum <= '1';
carry <= '1';
```

```
sum <= '0';
carry <= '1'; end if;
end process;</pre>
```



Figure 1 – Schematics Screenshot

#### Waveform:



Figure 2 – Waveform Screenshot

#### **Program:**

entity HALFSUBTRACTOR\_BEHAVIORAL\_SOURCE is

Port ( A: in STD\_LOGIC\_VECTOR (1 downto 0);

Y : out STD\_LOGIC\_VECTOR (1 downto 0));

end HALFSUBTRACTOR\_BEHAVIORAL\_SOURCE;

architecture Behavioral of HALFSUBTRACTOR\_BEHAVIORAL\_SOURCE is

begin

process(A)

begin

```
if (A = "00" or A = "11") then Y <= "00"; else if (A = "01") then Y <= "11"; else Y <= "10"; end if; end if; end process; end Behavioral;
```



#### Waveform:



**Learning Outcome:** Hence, full-subtractor and half-subtractor implemented in VHDL and its functionalities are verified. Also, gave us insight of working of full-subtractor and half-subtractor.

**Aim:** Implementation of multiplexers

Software Used: Xilinx Vivado 2020.1

**Truth Table:** 

| Selection | Selection Lines |                |  |  |  |
|-----------|-----------------|----------------|--|--|--|
| $s_1$     | S <sub>0</sub>  | Y              |  |  |  |
| 0         | 0               | I <sub>0</sub> |  |  |  |
| 0         | 1               | I <sub>1</sub> |  |  |  |
| 1         | 0               | I <sub>2</sub> |  |  |  |
| 1         | 1               | I <sub>3</sub> |  |  |  |

```
Process:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux_41_33 is
  Port (i0: in STD_LOGIC;
     i1 : in STD_LOGIC;
     i2 : in STD_LOGIC;
     i3: in STD_LOGIC;
     y:outSTD_LOGIC;
      sel : std_logic_vector(1 downto 0));
end mux_41_33;
architecture Behavioral of mux_41_33 is
begin
process(i0,i1,i2,i3,sel)
begin
case sel is
when "00" => y<=i0;
when "01" => y<=i1;
when "10" => y<=i2;
when others => y<=i3;
end case;
```

end process;

end Behavioral;

#### **RTL Schematics:**



Figure 1 – Schematic Diagram of 4x1 Mux

#### Waveform:



Figure 2 – Waveform of 4x1 Mux

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux_81_33 is

Port ( i0 : in STD_LOGIC;
    i1 : in STD_LOGIC;
    i2 : in STD_LOGIC;
    i3 : in STD_LOGIC;
    i4 : in STD_LOGIC;
    i5 : in STD_LOGIC;
    i6 : in STD_LOGIC;
```

```
i7: in STD_LOGIC;
     y: out STD_LOGIC;
      sel: std_logic_vector(2 downto 0));
end mux_81_33;
architecture Behavioral of mux_81_33 is
begin
process(i0,i1,i2,i3,i4,i5,i6,i7,sel)
begin
case sel is
when "000" => y<=i0;
when "001" => y<=i1;
when "010" => y<=i2;
when "011" => y<=i3;
when "100" => y<=i4;
when "101" => y<=i5;
when "110" => y<=i6;
when others => y<=i7;
end case;
end process;
```

#### end Behavioral;





**Learning Outcome:** Implementation of 4x1 and 8:1 mux is successful in Viavdo, Results were also verified.

Aim: Implementation of encoders

Software Used: Xilinx Vivado 2020.1

#### **Truth Table:**

| A7 | A6 | A5 | A4 | A3 | A2 | <b>A</b> 1 | A0 | Y2 | Y1 | Y0 |
|----|----|----|----|----|----|------------|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0  | 1  | 1  | 1  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0          | 1  | 0  | 0  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 1          | 0  | 0  | 0  | 1  |
| 0  | 0  | 0  | 0  | 0  | 1  | 0          | 0  | 0  | 1  | 0  |
| 0  | 0  | 0  | 0  | 1  | 0  | 0          | 0  | 0  | 1  | 1  |
| 0  | 0  | 0  | 1  | 0  | 0  | 0          | 0  | 1  | 0  | 0  |
| 0  | 0  | 1  | 0  | 0  | 0  | 0          | 0  | 1  | 0  | 1  |
| 0  | 1  | 0  | 0  | 0  | 0  | 0          | 0  | 1  | 1  | 0  |
| 1  | 0  | 0  | 0  | 0  | 0  | 0          | 0  | 1  | 1  | 1  |

Table 1: truth table

#### **Program:**

```
library IEEE;
use IEEE.STD LOGIC 1164.all;
entity encoder8_3 is
  port(
    din: in STD LOGIC VECTOR(7 downto 0);
    dout : out STD_LOGIC_VECTOR(2 downto 0)
end encoder8_3;
architecture encoder8 3 arc of encoder8 3 is
begin
dout <= "000"
when (din="10000000")
else "001"
when (din="01000000")
else "010"
when (din="00100000")
else "011"
when (din="00010000")
```

```
else "100"
when (din="00001000")
else "101"
when (din="00000100")
else "110"
when (din="00000010")
else "111";
end encoder8 3 arc;
```



Fig.1: - encoder(8x3)

Figure 1 – RTL Schematic



Figure 2 – Waveform

**Learning Outcome:** Encoders are used in devices that need to operate in high speed and with high accuracy. The method of controlling the motor rotation by detecting the motor rotation speed and rotation angle using an encoder is called feedback control (closed loop method).

Aim: Implementation of decoders with behavioural modelling.

Software Used: Xilinx Vivado 2020.1

**Truth Table:** 

#### 3:8 decoder

| a | b | С | D7 | <b>D6</b> | D5 | <b>D4</b> | D3 | D2 | D1 | <b>D</b> 0 |
|---|---|---|----|-----------|----|-----------|----|----|----|------------|
| 0 | 0 | 0 | 0  | 0         | 0  | 0         | 0  | 0  | 0  | 1          |
| 0 | 0 | 1 | 0  | 0         | 0  | 0         | 0  | 0  | 1  | 0          |
| 0 | 1 | 0 | 0  | 0         | 0  | 0         | 0  | 1  | 0  | 0          |
| 0 | 1 | 1 | 0  | 0         | 0  | 0         | 1  | 0  | 0  | 0          |
| 1 | 0 | 0 | 0  | 0         | 0  | 1         | 0  | 0  | 0  | 0          |
| 1 | 0 | 1 | 0  | 0         | 1  | 0         | 0  | 0  | 0  | 0          |
| 1 | 1 | 0 | 0  | 1         | 0  | 0         | 0  | 0  | 0  | 0          |
| 1 | 1 | 1 | 1  | 0         | 0  | 0         | 0  | 0  | 0  | 0          |

#### 2:4 decoder:

| a | b | D3 | D2 | D1 | D0 |
|---|---|----|----|----|----|
| 0 | 0 | 0  | 0  | 0  | 1  |
| 0 | 1 | 0  | 0  | 1  | 0  |
| 1 | 0 | 0  | 1  | 0  | 0  |
| 1 | 1 | 1  | 0  | 0  | 0  |

#### **Program:**

```
when "010" => d <= "00000100";
when "011" => d <= "00001000";
when "100" => d <= "000100000";
when "101" => d <= "001000000";
when "110" => d <= "010000000";
when "111" => d <= "100000000";
end case;
end process;
end behavioral;
```



#### Waveform:



#### **Program:**

library IEEE;
using ieee.std\_logic\_1164.all;
entity decoder\_2x4 is
port(a: in std\_logic\_vector(1 down to 0);
 d: out std\_logic\_vector(3 down to 0));
end decoder\_2x4;

architecture behavioral of decoder\_2x4 is

begin

process (a)

begin

case a is

when "00" => d =< "0001";

when "01" => d =< "0010";

when "10" => d =< "0100";

when "11" => d =< "1000";

when others =>  $d \le "0000"$ ;

end case;

end process;

end behavioral;

#### **RTL Schematics:**



#### Waveform:



**Learning Outcome:** Mentioned decoder are implemented in VHDL and their properties are verified.

Aim: Perform SR flip flop with behavioural modelling.

Software Used: Xilinx Vivado 2020.1

**Truth Table:** 

| CLK | s | R | Q    | Q'    |
|-----|---|---|------|-------|
| 0   | х | Х | Qprv | Q'prv |
| 1   | 0 | 0 | Qprv | Q'prv |
| 1   | 0 | 1 | 0    | 1     |
| 1   | 1 | 0 | 1    | 0     |
| 1   | 1 | 1 | _    | _     |

#### **Program:**

```
entity SR_FLIPFLOP_SOURCE is
```

Port (S,R,RST,CLK: in STD\_LOGIC;

Q,Qb : out STD\_LOGIC);

end SR\_FLIPFLOP\_SOURCE;

architecture Behavioral of SR\_FLIPFLOP\_SOURCE is

begin

process (S,R,RST,CLK)

begin

if (RST = '1') then

 $Q \le '0';$ 

elsif (RISING\_EDGE(CLK))then

if (S /= R) then

 $Q \leq S$ ;

 $Qb \le R$ ;

elsif (S = '1' AND R = '1') then

 $Q \leq Z'$ ;

 $Qb \le 'Z';$ 

end if;

end if;

end process;

#### end Behavioral;

#### **RTL Schematics:**



## Waveform:



**Learning Outcome:** In this experiment, SR flip flop was successfully implemented in Vivado and results are varified.

## $\underline{Experiment-8}$

**Aim:** Write a program to implement JK flip-flop in VHDL.

Software Used: Xilinx Vivado 2020.1

**Truth Table:** 

| Clock | J | K | Q <sub>n+1</sub> | State  |
|-------|---|---|------------------|--------|
| 0     | × | х | Qn               |        |
| 1     | 0 | 0 | Qn               | Hold   |
| 1     | 0 | 1 | 0                | Reset  |
| 1     | 1 | 1 | 1                | Set    |
| 1     | 1 | 1 | $\overline{Q}_n$ | Toggle |

#### **Program:**

```
entity JK_FF is
        port( J, K, clk, rst : in std_logic;
                Q, Qbar : out std_logic);
end JK_FF;
architecture behavioral of JK_FF is
begin
process(clk, rst)
variable qn : std_logic;
begin
if(rst = '1')then
qn := '0';
elsif(clk'event and clk = '1')then
if(J='0' and K='0')then
qn := qn;
elsif(J='0' \ and \ K='1') then
qn := '0';
elsif(J='1' and K='0')then
qn := '1';
```

```
elsif(J='1' and K='1')then
qn := not qn;
else
null;
end if;
else
null;
end if;
Q <= qn;
Qbar <= not qn;
end process;</pre>
```

end behavioral;



#### Waveform:



Conclusion: JK flip-flop have been implemented in VHDL and its properties are verified.

Aim: Implementation of SISO, SIPO, PIPO and PISO registers using behavioral model.

Software Required: Xilinx Vivado 2020.1

Theory:

**SISO:** allows serial input (one bit after the other through a single data line) and produces a serial output is known as a Serial-In Serial-Out shift register. Since there is only one output, the data leaves the shift register one bit at a time in a serial pattern.

**SIPO:** The shift register, which allows serial input (one bit after the other through a single data line) and produces a parallel output, is known as the Serial-In Parallel-Out shift register.

**PIPO:** The shift register, which allows parallel input (data is given separately to each flip flop and in a simultaneous manner) and also produces a parallel output is known as Parallel-In parallel-Out shift register.

**PISO:** The shift register, which allows parallel input (data is given separately to each flip flop and in a simultaneous manner) and produces a serial output is known as a Parallel-In Serial-Out shift register.

#### **Truth Table:**

#### SISO:

| CLK                             | $Q_3$ | $Q_2$ | Q <sub>1</sub> | $Q_0$ |
|---------------------------------|-------|-------|----------------|-------|
| Initially                       | 0     | 0     | 0              | 0     |
| 1# falling<br>edge              | 1     | 0     | 0              | 0     |
| 2 <sup>nd</sup> falling<br>edge | 1     | 1     | 0              | 0     |
| 3 <sup>rd</sup> falling<br>edge | 1     | 1     | 1              | 0     |
| 4 <sup>th</sup> falling<br>edge | 1     | 1     | 1              | 1     |

#### **SIPO:**

**PISO** 



#### PIPO

| CLK Pulse | QA | QB | ac  |  |
|-----------|----|----|-----|--|
| 0         | 0  | 0  | n n |  |
| 1         | 39 | 4  | 0   |  |
|           |    |    |     |  |

| CLK Pulse | Q <sub>A</sub> | QB | Q <sub>o</sub> | Q <sub>0</sub> (Data Ou |
|-----------|----------------|----|----------------|-------------------------|
| 0         | 0              | 0  | .0             | 00                      |
| 1         | 1              | *  | 0              | 1                       |
| 2         | 0:             | 4. | 1              | 0.                      |
| 3         | 0              | 0  | 1              | 1                       |
| :4        | 0              | 9. | ø              |                         |

#### **Coding:**

## **SISO**

```
library IEEE; use IEEE.STD LOGIC 1164. ALL; entity SISO_21209 in

Port (a: in STD LOGIC vector (0 to 3); elk in STD LOGIC: b: out std logic_vector (0 to 3)): end SISO_21209; architecture Behavioral of SISO_21209 is begin process(a,clk) begin if (clk'l' and clk'EVENT) then if a="0000" then b<="0000"; elsif a="1000" then b<="1100"; Jelaif a="1110" then b<="1110"; else b<="1111"; end if: end if; end process; end Behavioral;
```

### **SIPO**

```
library ieee;
use ieee.std_logic_1164.all;
entity sipo is
port(
clk, clear: in std_logic;
Input_Data: in std_logic;
Q: out std logic_vector(3 downto 0) ); end sipo;
architecture arch of sipo is
begin
process (clk) begin
if clear = '1' then Q<= "0000";
elsif (CLK'event and CLK='1') then Q(3 downto 1) <= Q(2 downto 0); Q(0) <= Input_Data;
end if;
end process;
end arch;
```

#### **PIPO**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity pipo_21209 is
port(
    clk: in std_logic;
    D: in std_logic_vector(3 downto 0);
    y: out std_logic_vector(3 downto 0));
end pipo_21209;

architecture Behavioral of pipo_21209 is

begin
process(clk)
begin
if (clk='1' and clk'event) then
y<=D;
end if;
end process;
end behavioral;
```

#### **PISO**

end piso\_arc;

```
library IEEE;
use IEEE.STD LOGIC 1164.all;
entity parallel in serial out is
     clk: in STD_LOGIC
     reset : in STD_LOGIC;
     load : in STD_LOGIC
     din : in STD_LOGIC_VECTOR(3 downto 0);
     dout : out STD_LOGIC
end parallel_in_serial_out;
architecture piso_arc of parallel_in_serial_out is
  piso: process (clk,reset,load,din) is
   variable temp : std_logic_vector (din'range);
  begin
     if (reset='1') then
       temp := (others=>'0');
     elsif (load='1') then
       temp := din
     elsif (rising_edge (clk)) then
       dout \le temp(3);
       temp := temp(2 downto 0) & '0';
     end if:
  end process piso;
```

# **Schematic Result:**



# **RTL Result**



# **Learning Outcome:**

Understood the basic concepts of VHDL design.

Familiarity with the Vivado design environment and user interface.

Create and simulate simple RTL designs using VHDL and was able to simulate them.

# **Experiment-10**

**Objective:** Implementation of 4-bit UP and DOWN counter using behavioral model.

**Software Required:** Xilinx Vivado 2020.1

**Theory:** 

Counter- In digital logic and computing, a Counter is a device which stores (and sometimes displays) the number of times a particular event or process has occurred, often in relationship to a clock signal. Counters are used in digital electronics for counting purpose, they can count specific event happening in the circuit. For example, in UP counter a counter increases count for every rising edge of clock. Not only counting, a counter can follow the certain sequence based on our design like any random sequence 0,1,3,2 They can also be designed with the help of flip flops. Flip-flops. It is a group of flip-flops with a clock signal applied.

Synchronous counter has one global clock which drives each flip flop so output changes in parallel. The one advantage of synchronous counter over asynchronous counter is, it can operate on higher frequency than asynchronous counter as it does not have cumulative delay because of same clock is given to each flip flop.

#### **Truth Table:**

| Rst | CLK | 03 | 02 | 01 | 00 |
|-----|-----|----|----|----|----|
| 1   | 1   | 0  | 0  | 0  | 0  |
| 0   | 1   | 0  | 0  | 0  | 1  |
| 0   | 1   | 0  | 0  | 1  | 0  |
| 0   | 1   | 0  | 0  | 1  | 1  |
| 0   | 1   | 0  | 1  | 0  | 0  |
| 0   | 1   | 0  | 1  | 0  | 1  |
| 0   | 1   | 0  | 1  | 1  | 0  |
| 0   | 1   | 0  | 1  | 1  | 1  |
| 0   | 1   | 1  | 0  | 0  | 0  |
| 0   | 1   | 1  | 0  | 0  | 1  |
| 0   | 1   | 1  | 0  | 1  | 0  |
| 0   | 1   | 1  | 0  | 1  | 1  |
| 0   | 1   | 1  | 1  | 0  | 0  |
| 0   | 1   | 1  | 1  | 0  | 1  |
| 0   | 1   | 1  | 1  | 1  | 0  |
| 0   | 1   | 1  | 1  | 1  | 1  |
| 0   | 1   | 0  | 0  | 0  | 0  |

### **Coding:**

```
UP
                                                          library IEEE;
library IEEE;
                                                           use IEEE.STD LOGIC 1164.ALL;
                                                           use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC 1164.ALL;
                                                           use IEEE.STD LOGIC UNSIGNED.ALL;
use IEEE.STD LOGIC ARITH.ALL;
                                                           entity down counter 21209 is
use IEEE.STD LOGIC UNSIGNED.ALL;
                                                               Port ( clk, rst : in STD LOGIC;
                                                                      count : out STD LOGIC VECTOR (3 downto 0));
entity up_counter_21209 is
                                                           end down_counter_21209;
    Port ( CLK, RST : in STD_LOGIC;
            COUNT : inout STD LOGIC VECTOR (3 downto 0));
end up counter 21209;
                                                           architecture Behavioral of down counter 21209 is
architecture Behavioral of up counter 21209 is
                                                           signal temp:std logic vector(3 downto 0);
                                                           begin
begin
                                                           process(clk,rst)
process (CLK,RST)
                                                           begin
                                                          if (rst='l') then
if (RST = '1')then
                                                           temp<="1111";
COUNT <= "0000";
                                                           elsif(rising edge(clk))then
elsif(rising edge(CLK))then
                                                           temp<=temp-1;
COUNT <= COUNT+1;
                                                           end if;
                                                           end process;
end if;
end process;
                                                           count<=temp;
end Behavioral;
                                                           end Behavioral;
```

# **Schematic Result:**



### **DOWN**



# **RTL Result UP**



# **Learning Outcome:**

Understood the basic concepts of VHDL design.

Familiarity with the Vivado design environment and user interface.

Create and simulate simple RTL designs using VHDL and was able to simulate them.

# **Experiment-11**

**Aim:** Implementation of Johnson and Ring counter using behavioral model.

**Software Required:** Xilinx Vivado 2020.1

Theory:

Counter- In digital logic and computing, a Counter is a device which stores (and sometimes displays) the number of times a particular event or process has occurred, often in relationship to a clock signal.

In Johnson counter, the complemented output of last flip flop is connected to input of first flip flop and to implement n-bit Johnson counter we require n flip-flop. It is one of the most important type of shift register counter. It is formed by the feedback of the output to its own input. Johnson counter is a ring with an inversion.

A ring counter is a typical application of the Shift register. The ring counter is almost the same as the shift counter. The only change is that the output of the last flip-flop is connected to the input of the first flip-flop in the case of the ring counter but in the case of the shift register it is taken as output.

#### I. Truth Table:

#### JOHNSON COUNTER

| Clock | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ |
|-------|-------|-------|-------|-------|
| →0    | 0     | 0     | 0     | 0     |
| 1     | 1     | 0     | 0     | 0     |
| 2     | 1     | 1     | 0     | 0     |
| 3     | 1     | 1     | 1     | 0     |
| 4     | 1     | 1     | 1     | 1     |
| 5     | 0     | 1     | 1     | 1     |
| 6     | 0     | 0     | 1     | 1     |
| 7     | 0     | 0     | 0     | 1     |

### **RING COUNTER**

| CLK | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | D <sub>4</sub> | D <sub>5</sub> | D <sub>6</sub> |
|-----|----------------|----------------|----------------|----------------|----------------|----------------|
| 1   | 1              | 0              | 0              | 0              | 0              | 0              |
| 2   | 0              | 1              | 0              | 0              | 0              | 0              |
| 3   | 0              | 0              | 1              | 0              | 0              | 0              |
| 4   | 0              | 0              | 0              | 1              | 0              | 0              |
| 6   | 0              | 0              | 0              | 0              | 1              | 0              |
| 4   | 0              | 0              | 0              | 0              | 0              | 1              |

### **Coding:**

# Johnson Counter

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity Johnson 21209 is
Port ( clk : in STD LOGIC;
reset : in STD LOGIC;
q : out STD LOGIC VECTOR (3 downto 0));
end Johnson 21209;
architecture Behavioral of Johnson 21209 is
signal temp: std logic vector(3 downto 0):= "0000";
begin
process(clk,reset)
begin
if reset = '1' then
temp <= "0000";
elsif Rising edge(clk) then
temp(1) <= temp(0);
temp(2) <= temp(1);
temp(3) <= temp(2);
temp(0) <= not temp(3);
end if;
end process;
q <= temp;
end Behavioral;
```

# Ring Counter

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity Ring counter is
    Port ( CLK : in STD LOGIC;
           RST : in STD LOGIC;
           Q : out STD LOGIC VECTOR (3 downto 0));
end Ring counter;
architecture Behavioral of Ring counter is
signal q tmp: std logic vector(3 downto 0):= "0000";
begin
process (CLK, RST)
begin
if RST = '1' then
    q_tmp <= "0001";
elsif Rising edge(CLK) then
    q_tmp(1) <= q_tmp(0);
    q_tmp(2) <= q_tmp(1);
    q_tmp(3) <= q_tmp(2);
    q_{tmp}(0) \le q_{tmp}(3);
end if;
end process;
Q <= q tmp;
end Behavioral;
```

#### **Schematic Result:**

# **JOHNSON**



### **RING**



# II.RTL Result JOHNSON



# **Learning Outcome:**

Understood the basic concepts of VHDL design.

Familiarity with the Vivado design environment and user interface.

Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment - 12

**Aim:** Implementation of Half Adder and Full Adder using data flow model.

Software Used: Xilinx Vivado 2020.1

**Truth Table:** 

Half-Adder:

|       | Truth | Table  |       |
|-------|-------|--------|-------|
| Input |       | Output |       |
| A     | В     | Sum    | Carry |
| 0     | 0     | 0      | 0     |
| 0     | 1     | 1      | 0     |
| 1     | 0     | 1      | 0     |
| 1     | 1     | 0      | 1     |

### **Full-Adder:**

|   | Inputs |     |     | puts  |
|---|--------|-----|-----|-------|
| Α | В      | Cin | Sum | Carry |
| 0 | 0      | 0   | 0   | 0     |
| 0 | 0      | 1   | 1   | 0     |
| 0 | 1      | 0   | 1   | 0     |
| 0 | 1      | 1   | 0   | 1     |
| 1 | 0      | 0   | 1   | 0     |
| 1 | 0      | 1   | 0   | 1     |
| 1 | 1      | 0   | 0   | 1     |
| 1 | 1      | 1   | 1   | 1     |

# **Program:**

entity H\_adder is

port(

a,b : IN std\_logic;

sum,carry : OUT std\_logic);

end H\_adder;

architecture dataflow of H\_adder is

begin

sum <= a xor b;

carry <= a and b;

end dataflow;

### **RTL Schematics:**



### Waveform:



### **Full Adder**



# Schematic Result: Half Adder



### **Full Adder**



# **RTL Result**



# **Learning Outcome:**

Understood the basic concepts of VHDL design.

Familiarity with the Vivado design environment and user interface.

Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment - 13

**Aim:** Write a program in VHDL for the implementation of Half subtractor and Full subtractor using dataflow model.

Software Used: Xilinx Vivado 2020.1

### **Truth Table:**

#### Half Subtractor:

| A | В | Diff | Borrow |
|---|---|------|--------|
| 0 | 0 | 0    | 0      |
| 0 | 1 | 1    | 1      |
| 1 | 0 | 1    | 0      |
| 1 | 1 | 0    | 0      |

#### Full Subtractor:

| A | В | $\mathbf{B}_{\mathrm{in}}$ | Diff | Borrow |
|---|---|----------------------------|------|--------|
| 0 | 0 | 0                          | 0    | 0      |
| 0 | 0 | 1                          | 1    | 1      |
| 0 | 1 | 0                          | 1    | 1      |
| 0 | 1 | 1                          | 0    | 1      |
| 1 | 0 | 0                          | 1    | 0      |
| 1 | 0 | 1                          | 0    | 0      |
| 1 | 1 | 0                          | 0    | 0      |
| 1 | 1 | 1                          | 1    | 1      |

# **Program:**

### **Half-Subtractor**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity half sub is

port( A, B : in std_logic;

DIFF, Borrow : out std_logic);
end entity;
architecture dataflow of half sub is
begin

DIFF <= A xor B;

Borrow <= (not A) and B;
end architecture;
```

### **Full Subtractor**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity full_sub is

port( A. B., C : in std_logic;

DIFF, Borrow : out std_logic);
end entity;
architecture dataflow of full_sub is
begin

DIFF <= (A xor B) xor C;

Borrow <= ((not A) and (B or C)) or (B and C);
end dataflow;
```

# **RTL Schematics Half**

### **Subtractor**



# **Full Subtractor**



### **RTL Result**

### **Half Subtractor**



### **Full Subtractor**



# **Learning Outcome:**

Understood the basic concepts of VHDL design.

Familiarity with the Vivado design environment and user interface.

Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment – 14

**Aim:** Write a program in VHDL for the implementation of multiplexer using dataflow model.

Software Used: Xilinx Vivado.

### **Truth Table:**

| Selecti | Selection Lines |                |  |
|---------|-----------------|----------------|--|
| $s_1$   | $s_0$           | Υ              |  |
| 0       | 0               | I <sub>0</sub> |  |
| 0       | 1               | I <sub>1</sub> |  |
| 1       | 0               | I <sub>2</sub> |  |
| 1       | 1               | I <sub>3</sub> |  |

# **Program:**

```
entity mux_4_l_dataflow is
    Port ( i : in STD_LOGIC_vector(3 downto 0);
        s : in STD_LOGIC_vector(1 downto 0);
        y : out STD_LOGIC);
end mux_4_l_dataflow;

architecture Behavioral of mux_4_l_dataflow is

begin
    y<= ((not(s(0) and s(1))) and i(0)) or ((((not(s(0)))) and s(1))) and i(1)) or ((s(0) and (not s(1)))) and i(2)) or ((s(0) and s(1)))
end Behavioral;</pre>
```

### **RTL Schematics:**



# Waveform:



**Learning Outcome:** Understood the basic concepts of VHDL design. Familiarity with the Vivado design environment and user interface. Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment – 15

**Aim:** Write a program in VHDL for the implementation of 1x4 demultiplexer using dataflow model.

Software Used: Xilinx Vivado.

### **Truth Table:**

| I | Inputs         |                |                | Outputs |                |                |
|---|----------------|----------------|----------------|---------|----------------|----------------|
| Ε | S <sub>1</sub> | S <sub>0</sub> | Y <sub>0</sub> | Υ1      | Y <sub>2</sub> | Y <sub>3</sub> |
| 0 | Χ              | Χ              | 0              | 0       | 0              | 0              |
| 1 | 0              | 0              | _              | 0       | 0              | 0              |
| 1 | 0              | 1              | 0              |         | 0              | 0              |
| 1 | 1              | 0              | 0              | 0       | - 1            | 0              |
| 1 | 1              | 1              | 0              | 0       | 0              | -1             |

### **Program:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity DEMUX is

Port (I: in STD_LOGIC;

S1,S0: in STD_LOGIG;

Y0,Y1,Y2,Y3: out STD_LOGIC);

end DEMUX;
architecture dataflow of DEMUX is
begin

Y0<= (not S0) and (not S1) and I;

Y1<= (S0) and (not S1) and I;

Y2<= (not S0) and (S1) and I;

Y3<= (S0) and (S1) and I;
end dataflow;
```

### **RTL Schematics:**



# Waveform:



**Learning Outcome:** Understood the basic concepts of VHDL design. Familiarity with the Vivado design environment and user interface. Create and simulate simple RTL designs using VHDL and was able to simulate them.

# **Experiment-16**

**Aim:** Implementation of 4x2 Encoder using dataflow model.

Software Required: Xilinx Vivado 2020.1

**Theory:** A 4x2 encoder is a digital circuit that takes four input lines and encodes them into a 2-bit binary output, where the output represents the position of the active input. It detects the first active input and encodes its position in binary form.

# Truth Table: 4x2 Encoder:

| 10 | I1 | <b>I2</b> | I3 | Q1 | Q0 |
|----|----|-----------|----|----|----|
| 0  | 0  | 0         | 1  | 0  | 0  |
| 0  | 0  | 1         | 0  | 0  | 1  |
| 0  | 1  | 0         | 1  | 1  | 0  |
| 1  | 0  | 0         | 0  | 1  | 1  |

### **Coding and Output:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
```

```
entity data_flow_21231_encoder is
Port (A,B,C,D: in STD_LOGIC;
Y0,Y1: out STD_LOGIC);
end data_flow_21231_encoder;
```

architecture dataflow of data\_flow\_21231\_encoder is

### begin

Y0 <= ((not C)and(not D))and(A xor B); Y1 <= ((not B)and(not D))and(a xor C);

end dataflow;

# **Schematic Result:**



### **RTL Result**



# **Learning Outcome:**

- Understood the basic concepts of VHDL design.
- Familiarity with the Vivado design environment and user interface.
- Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment – 17

**Aim:** Write a program in VHDL for the implementation of full adder and half adder using structural modelling.

Software Used: Xilinx Vivado 2020.1

**Truth Table:** 

**Full-Adder:** 

|   | Inputs |                 |     | puts  |
|---|--------|-----------------|-----|-------|
| Α | В      | C <sub>in</sub> | Sum | Carry |
| 0 | 0      | 0               | 0   | 0     |
| 0 | 0      | 1               | 1   | 0     |
| 0 | 1      | 0               | 1   | 0     |
| 0 | 1      | 1               | 0   | 1     |
| 1 | 0      | 0               | 1   | 0     |
| 1 | 0      | 1               | 0   | 1     |
| 1 | 1      | 0               | 0   | 1     |
| 1 | 1      | 1               | 1   | 1     |

#### Half-Adder:

|     | Truth | Table  |       |  |
|-----|-------|--------|-------|--|
| Inj | out   | Output |       |  |
| A   | В     | Sum    | Carry |  |
| 0   | 0     | 0      | 0     |  |
| 0   | 1     | 1      | 0     |  |
| 1   | 0     | 1      | 0     |  |
| 1   | 1     | 0      | 1     |  |

### **Program:**

entity FAdder is

Port (FA, FB, FC: in STD\_LOGIC;

FS, FCA: out STD\_LOGIC);

end FAdder;

architecture structural of FAdder is

component HA is

Port (A,B: in STD\_LOGIC;

S,C : out STD\_LOGIC);

end component;

component ORGATE is

Port (X,Y: i STD\_LOGIC;

Z: out STD\_LOGIC);

end component;

SIGNAL S0,S1,S2:STD\_LOGIC;

begin

U1:HA PORT MAP(A=>FA,B=>FB,S=>S0,C=>S1);

U2:HA PORT MAP(A=>S0,B=>FC,S=>FS,C=>S2);

### U3:ORGATE PORT MAP(X=>S2,Y=>S1,Z=>FCA);

end structural;

### **RTL Schematics:**



### Waveform:



# **Program:**

```
entity half_adder is

port (a, b: in std_logic;

sum, carry_out: out std_logic);

end half_adder;

architecture structure of half_adder is

component xor_gate

port (i1, i2: in std_logic;

o1: out std_logic);

end component;

component and_gate

port (i1, i2: in std_logic;

o1: out std_logic);

end component;
```

# begin

u1: xor\_gate port map (i1 => a, i2 => b, o1 => sum); u2: and\_gate port map (i1 => a, i2 => b, o1 => carry\_out); end structure;

# **RTL Schematics:**



# Waveform:



**Learning Outcome**: Understood the basic concepts of VHDL design. Familiarity with the Vivado design environment and user interface. Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment – 18

Aim: Write a program in VHDL for the implementation of full subtractor using structural modelling.

Software Used: Xilinx Vivado 2020.1

#### **Truth Table:**

| A | В | $\mathbf{B}_{in}$ | Diff | Borrow |
|---|---|-------------------|------|--------|
| 0 | 0 | 0                 | 0    | 0      |
| 0 | 0 | 1                 | 1    | 1      |
| 0 | 1 | 0                 | 1    | 1      |
| 0 | 1 | 1                 | 0    | 1      |
| 1 | 0 | 0                 | 1    | 0      |
| 1 | 0 | 1                 | 0    | 0      |
| 1 | 1 | 0                 | 0    | 0      |
| 1 | 1 | 1                 | 1    | 1      |

### **Program:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity
  full_subtractor_21231 is
  Port (A:in
  STD LOGIC:
     B: in STD_LOGIC;
     B in: in STD LOGIC;
     Diff: out STD_LOGIC;
     B out: out
     STD LOGIC);
end full_subtractor_21231;
architecture Structural of full_subtractor_21231 is
component xor_gate
port(I0, I1: in std logic; O1: out
std logic); end component;
component and_gate
port(I0, I1 : in std_logic; O1 : out
std_logic); end component;
component or_gate
port(I0, I1 : in std_logic; O1 : out
std_logic); end component;
component not_gate
port(I0 :in std_logic; O1 : out
std_logic); end component;
signal N1, N2, N3, N4, N5: std_logic;
begin
U1: xor_gate port map(A, B,
N1); U2: not_gate port
```

map(A, N2); U3: not\_gate

port map(N1, N3);

U4: and\_gate port map(N2, B, N4); U5: and\_gate port map(N3, B, in N5); U6: or, gate port

B\_in, N5); U6: or\_gate port

map(N4, N4, B\_out);

### **Schematic Result:**



### **RTL Result**



# **Learning Outcome:**

- Understood the basic concepts of VHDL design.
- Familiarity with the Vivado design environment and user interface.
- Create and simulate simple RTL designs using VHDL and was able to simulate them.

# $\underline{Experiment-19}$

**Aim:** Write a program in VHDL for the implementation of 4x1 mux using structural modelling.

Software Used: Xilinx Vivado 2020.1

**Truth Table:** 

| Selection Lines |       | Output         |
|-----------------|-------|----------------|
| $s_1$           | $s_0$ | Υ              |
| 0               | 0     | I <sub>0</sub> |
| 0               | 1     | I <sub>1</sub> |
| 1               | 0     | I <sub>2</sub> |
| 1               | 1     | I <sub>3</sub> |

### **Program:**

```
entity MUX4_1 is
port ( Sel0,Sel1 : in std_logic;
A, B, C, D: in std_logic;
Y: out std_logic);
end MUX4_1;
architecture structural of MUX4_1 is
component inv
port (pin : in std_logic;
pout :out std_logic)
end component;
component and3
port (a0,a1,a2: in std_logic;
aout:out std_logic);
end component;
component or4
port (r0,r1,r2,r3:in std_logic;
rout:out std_logic);
end component;
signal selbar0,selbar1,t1,t2,t3,t4: std_logic;
```

begin

INV0: inv port map (Sel0, selbar1); INV1:

inv port map (Sel1, selbar1);

A1: and3 port map (A, selbar0, selbar1, t1); A2:

and3 port map (B, Sel0, selbar1, t2); A3: and3

port map (C, selbar0, Sel1, t2); A4: and3 port map

(D, Sel0, Sel1, t4);

O1: or4 port map (t1, t2, t3, t4, Y); end

structural;

### **RTL Schematics:**



# Waveform:



**Learning Outcome:** Understood the basic concepts of VHDL design.

Familiarity with the Vivado design environment and user interface.

Create and simulate simple RTL designs using VHDL and was able to simulate them.

# **Experiment - 20**

**Aim:** Write a program in VHDL for the implementation of 4x16 decoder using 2x4 mux structural modelling. **Software Required:** Xilinx Vivado 2020.1

**Theory:** To create a 4x16 decoder using 2x4 multiplexers (mux), you will need to use four 2x4 mux"s in a cascading arrangement. Each 2x4 mux will have two select lines and four data inputs. The outputs of these mux"s will form the 16 outputs of the decoder.



### **Coding and Output:**

```
library IEEE:
use IEEE.STD LOGIC 1164.ALL;
entity decoder_4x16use_2x4_21231
  is Port (a,b,c,d,enable: in
  STD LOGIC:
      Y: out std logic(15 downto 0));
end decoder_4x16use_2x4_21231;
architecture Structural of
decoder_4x16use_2x4_21231 is component
decoder 2x4
port(I0, I1, I2, I3: in std_logic; D0, D1, D2, D3: out
std_logic); end component;
signal N1, N2, N3, N4:
std_logic; begin
U1: decoder_2x4 port map(,,1", a, b, N1, N2, N3, N4);
U2: decoder_2x4 port map(N1, c, d, Y(0), Y(1), Y(2), Y(3));
U3: decoder 2x4 port map(N2, c, d, Y(4), Y(5), Y(6), Y(7));
U4: decoder_2x4 port map(N3, c, d, Y(8), Y(9), Y(10), Y(11));
U5: decoder 2x4 port map(N4, c, d, Y(11), Y(12), Y(13),
```

#### **Schematic Result:**

Y(15); end Structural;



### **RTL Result**



# **Learning Outcome:**

- Understood the basic concepts of VHDL design.
- Familiarity with the Vivado design environment and user interface.
- Create and simulate simple RTL designs using VHDL and was able to simulate them.

# **Experiment - 21**

**Objective:** Write a program in VHDL for the implementation of SR Flipflop structuralmodelling.

Software Required: Xilinx Vivado 2020.1

**Theory:** A Set-Reset (SR) flip-flop is a simple sequential logic circuit with two inputs (S for Set and R for Reset) and two outputs (Q and Q'). The flip-flop changes its output state based on the inputs, and it can be used for various applications in digital electronics.

Set (S) Input: When the Set input (S) is high (1), it forces the Q output to be set to 1 (Q = 1) regardless of the current state of the flip-flop.

Reset (R) Input: When the Reset input (R) is high (1), it forces the Q output to be reset to 0 (Q = 0) regardless of the current state of the flip-flop.

Q and Q' Outputs: The Q output represents the current state of the flip-flop, and Q' is the complement of Q, meaning it is the inverse of Q. When Q is high (1), Q' is low (0), and vice versa.

#### **Truth Table:**

| S | R | Q | Q' |
|---|---|---|----|
| 0 | 0 | 0 | Q" |
| 0 | 1 | 0 | 1  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | X | X  |

### **Coding and Output:**

```
library IEEE:
use IEEE.STD_LOGIC_1164.ALL;
entity SR_FF_STR_21231
is Port (S, R, CLK: IN
std_logic; q, qbar: inout
std logic);
end SR FF STR 21231;
architecture structural of SR_FF_STR_21231 is
component NAND_gate
port(a, b:in std logic; y:OUT
std_logic); end component;
signal T1,T2:
std_logic; begin
ul:NAND gate port map (S, CLK,
T1); u2:NAND gate port map
(CLK, R, T2); u3:NAND_gate port
map (T1, qbar, q); u4:NAND_gate
port map (T2, q, qbar); end
structural:
```

# **Schematic Result:**





# **Learning Outcome:**

- Understood the basic concepts of VHDL design.
- Familiarity with the Vivado design environment and user interface.
- Create and simulate simple RTL designs using VHDL and was able to simulate them.

# **Experiment - 22**

Aim: Write a program in VHDL for the implementation of and gate using test bench for structural modelling.

Software Required: Xilinx Vivado 2020.1

**Theory:** A full adder is an extension of the half adder that takes into account not only the two input bits (A and B) but also an additional carry input (Cin) from a previous addition.

**Truth Table:** 

| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

### **Coding and Output:**

end

```
library IEEE;
use IEEE.STD LOGIC_1164.ALL;
entity tb_and_gate
is end
tb_and_gate;
architecture Behavioral of
tb_and_gate is component
and_gate_21231_tb is
port (A, B:in
std_logic; C:out
std logic);
'end component;
signal a: std_logic :=
'0'; signal b: std_logic
:= '0'; signal c:
std_logic; begin
uut: and_gate_21231_tb port map(a=>A, b=>B, c=>C);
:-- stimulus
process;
stim_proc:process
begin
wait for 10 ns;
a \le '1';
b \le 0':
wait for 10 ns:
a \le 0';
b \le '1':
wait for 10 ns;
a \le 0';
b \le 0';
wait for 10 ns:
a <= '1';
b <= 'l';
wait for 10ns;
end process;
```

Behavioral;

# **Schematic Result:**



# **Learning Outcome:**

- Understood the basic concepts of VHDL design.
- Familiarity with the Vivado design environment and user interface.
- Create and simulate simple RTL designs using VHDL and was able to simulate them.

# **Experiment - 23**

**Aim:** Write a program in VHDL for the implementation of and Siso register using generate test bench for structural modelling.

Software Required: Xilinx Vivado 2020.1

**Theory:** A full adder is an extension of the half adder that takes into account not only the two input bits (A and B) but also an additional carry input (Cin) from a previous addition.

### **Truth Table:**

| CLK                          | Q3 | Q2 | Q1 | Q0 |
|------------------------------|----|----|----|----|
| Initially                    | 0  | 0  | 0  | 0  |
| 1 <sup>st</sup> falling edge | 1  | 0  | 0  | 0  |
| 2 <sup>nd</sup> falling edge | 0  | 1  | 0  | 0  |
| 3 <sup>rd</sup> falling edge | 1  | 1  | 1  | 0  |
| 4 <sup>th</sup> falling edge | 1  | 1  | 1  | 1  |

### **Coding and Output:**

```
'library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity siso_generate is
Port (clk, D in: in
std_logic; D_out: out
std logic);
end siso generate;
architecture structural of siso_generate
is 'component d_ff
port (D, clk:in
std_logic; g: out
std logic);
'end component;
signal temp: std_logic_vector(4 downto 0);
begin
temp(0) \le d_in;
'G:for i in 0 to 3 generate
f: d_ff port map(temp(i), clk, temp
(i+1)); end generate G;
D out \leq temp
(4); end
structural;
```

### **Schematic Result:**



# **RTL Result:**



# **Learning Outcome:**

- Understood the basic concepts of VHDL design.
- Familiarity with the Vivado design environment and user interface.
- Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment - 24

**Aim:** Write a program in VHDL for the implementation of and Mod 10 counter using generate test bench for structural modelling.

Software Required: Xilinx Vivado 2020.1

**Theory:** A full adder is an extension of the half adder that takes into account not only the two input bits (A and B) but also an additional carry input (Cin) from a previous addition.

### **Truth Table:**

| Present State (Q2 Q1 Q0) | Next State (Q2 Q1 Q0) |
|--------------------------|-----------------------|
| 000                      | 001                   |
| 001                      | 010                   |
| 010                      | 011                   |
| 011                      | 100                   |
| 100                      | 101                   |
| 101                      | 110                   |
| 110                      | 111                   |
| 111                      | 000                   |

# **Coding and Output:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity
MOD_10_counter_Generate is
Port (clk: std logic;
q_out:out std_logic_vector (3 downto 0 ));
end MOD_10_counter_Generate;
architecture Behavioral of
MOD 10 counter Generate is I component counter
port(clk:in std logic;
temp: inout std logic vector);
| end component;
signal temp: std_logic_vector (3 downto
0); begin
G:for i in 1 to 9 generate
f: counter port map (clk, temp)
; end generate G;
q_out <=
temp; end
Behavioral;
-m.
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.std logic arith.ALL;
use IEEE.std_logic_unsigned.ALL;
-- Uncomment the following library declaration if
using ... entity counter is
Port (clk: std_logic;
temp: inout std_logic_vector(3 downto
end counter;
```

```
Architecture Behavioral of counter is begin process(clk ) begin 

if (clk' event and clk='1') then if (temp <"1001") then temp <= conv_std_logic_vector(conv_integer (temp) +1, 4); else temp <= "0000"; end if; end if; end process; end Behavioral;
```

# **Schematic Result:**



# **RTL Result:**



# **Learning Outcome:**

- Understood the basic concepts of VHDL design.
- Familiarity with the Vivado design environment and user interface.
- Create and simulate simple RTL designs using VHDL and was able to simulate them.

# Experiment -25

Aim: Perform FPGA burning of and gate with Basys3.

Software Used: Xilinx Vivado.2020.1

### **Program:**

### 1. Design Source File

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity and_gate_basys is
Port (a: in STD_LOGIC;
b: in STD_LOGIC;
c: out STD_LOGIC);
end and gate_basys;
architecture Behavioral of and_gate_basys is
begin
c<= a and b;
end Behavioral;
```

### 2. Constrain File

```
set property PACKAGE PIN V17 [get_ports {a}] set property 1OSTANDARD LVCMOS33 [get ports (a)] set_property PACKAGE_PIN V16 [get_ports (b)] set_property IOSTANDARD LVCMOS33 [get_ports (b)] set property PACKAGE_PIN U16 [get_ports (c)] set_property IOSTANDARD LVCMOS33 [get_ports (e)]
```

### 3. Simulation File

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity and tb is

Port ();
end and tb;
architecture Behavioral of and tb is
--Component name and entity's name must be same
--ports must be same
component and gate_basys is

Port (A,B:in std_logic;
C: out std_logic);
end component;
--inputs
```

```
signal a: std_logic:= '0';
signal b: std_logic:= '0';
--outputs
signal c: std_logic;
begin
uut: and_gate_basys PORT MAP(a=>A,b=>B,c=>C);
--Stimulus Process
stim_proc:process
begin
wait for 10ns;
a<='1';
b < = '0';
wait for 10ns;
a < = '0';
b<='1';
wait for 10ns; end process;
a<='0';
b < = '0';
wait for 10ns;
a<='1';
b < = '1';
wait for 10ns;
end Behavioral;
```

### **RTL Schematics:**



**Learning Outcome:** Here we can burn and gate on FPGA with Basys3 on Vivado with help of the same basic commands of VHDL.

# Experiment – 26

Aim: Perfrom FPGA burning of half adder with Basys3.

Software Used: Xilinx Vivado.2020.1

### **Program:**

### 1. Design Source File

```
21
    library IEEE;
22
23 use IEEE.STD_LOGIC_1164.ALL;
24
25 -- Uncomment the following library declaration if using
26 : -- arithmetic functions with Signed or Unsigned values
27 : --use IEEE.NUMERIC STD.ALL;
29
    -- Uncomment the following library declaration if instantiating
    -- any Xilinx leaf cells in this code.
30
    --library UNISIM;
32 -- use UNISIM. VComponents.all;
34 - entity HA basys is
    Port ( a : in STD LOGIC;
              b : in STD LOGIC;
               sum : out STD LOGIC;
               cout : out STD LOGIC);
39 end HA_basys;
41 - architecture Dataflow of HA_basys is
42
43
   begin
   sum <= a XOR b;
44
45
   cout <= a and b;
47 @ end Dataflow;
```

### 2. Constraint File

```
set_property PACKAGE_PIN V17 [get_ports {a}]

set_property IOSTANDARD LVCMOS33 [get_ports {a}]

set_property PACKAGE_PIN V16 [get_ports {b}]

set_property IOSTANDARD LVCMOS33 [get_ports {b}]

set_property PACKAGE_PIN U16 [get_ports {sum}]

set_property IOSTANDARD LVCMOS33 [get_ports {sum}]

set_property PACKAGE_PIN E19 [get_ports {cout}]

set_property PACKAGE_PIN E19 [get_ports {cout}]

set_property IOSTANDARD LVCMOS33 [get_ports {cout}]
```

### 3. Simulation File

```
22
   library IEEE;
23 use IEEE.STD LOGIC 1164.ALL;
24 🖯 entity HA_tb is
25
    -- Port ();
26 end HA_tb;
27
28 architecture Behavioral of HA_tb is
29 -- Component name and entity's name must be same
30 🖨 --ports must be same
31 \bigcirc component andgate is
32
     Port (A,B:in std logic;
      C: out std logic );
34 end component;
    --inputs
35
36
  signal a: std logic:= '0';
37    signal b: std_logic:= '0';
    --outputs
38
39
    signal c : std_logic;
40
41
42  uut: andgate PORT MAP(a=>A,b=>B,c=>C);
    --Stimulus Process
43
44 🖯 stim_proc:process
45 | begin
46
    wait for 10ns;
47
    a<='1';
    b<='0';
48
    wait for 10ns;
49
    a<='0';
50
    b<='1';
52
    wait for 10ns;
53
    a<='0';
    b<='0';
54
55
    wait for 10ns;
56
    a<='1';
57
    b<='1';
    wait for 10ns;
60 end Behavioral;
```

### **RTL Schematics:**



**Learning Outcome:** Understood the basic concepts of SoC design. Familiarity with the Vivado design environment and user interface. Create and simulate simple RTL designs using VHDL and was able to simulate them