# Clock Domain Crossing (CDC) Synchronizer using Verilog

Submitted by:

Yogesh Kumar | Reg. No: 20224182

**FPGA Design & Timing Closure Project** 

## **Abstract**

Clock Domain Crossing (CDC) is an essential concept in FPGA and digital design where data needs to transfer safely between two asynchronous clock domains. This project demonstrates a 2-Flip-Flop synchronizer implemented in Verilog with Vivado XDC constraints to handle metastability and ensure reliable operation. The design includes a top-level wrapper, testbench, and timing constraints.

#### 1. Introduction

In multi-clock systems, data transfer between asynchronous domains can cause metastability and unpredictable behavior. CDC techniques such as synchronizers and FIFOs are used to address these issues. This report focuses on implementing a simple 2-flop synchronizer for signal synchronization across two clock domains.

## 2. Objectives

- Implement a CDC synchronizer using Verilog. - Create XDC constraints for timing closure in Vivado. - Validate design through simulation and timing analysis.

## 3. Methodology

Tools Used: - Xilinx Vivado Design Suite - Verilog HDL - Simulation using Vivado Simulator Steps: 1. Design RTL for 2-FF synchronizer. 2. Create a top-level wrapper for synthesis. 3. Apply XDC constraints for multiple clocks. 4. Perform simulation to verify functionality.

## 4. RTL Design

cdc\_sync.v: module cdc\_sync ( input wire clk\_dest, input wire async\_in, output reg sync\_out ); reg sync\_ff1; always @(posedge clk\_dest) begin sync\_ff1 <= async\_in; sync\_out <= sync\_ff1; end endmodule top.v: module top ( input wire clk\_src, input wire clk\_dest, input wire async\_in, output wire sync\_out ); cdc\_sync u1 ( .clk\_dest(clk\_dest), .async\_in(async\_in), .sync\_out(sync\_out) ); endmodule

#### 5. Vivado XDC Constraints

create\_clock -name clk\_src -period 10.000 [get\_ports {clk\_src}] create\_clock -name clk\_dest -period 14.000 [get\_ports {clk\_dest}] set\_clock\_groups -asynchronous -group {clk\_src} -group {clk\_dest} set\_false\_path -from [get\_clocks clk\_src] -to [get\_clocks clk\_src] clk\_dest] set\_false\_path -from [get\_clocks clk\_dest] -to [get\_clocks clk\_src]

#### 6. Simulation & Results

Simulation demonstrates correct signal synchronization across asynchronous clocks using a 2-FF synchronizer. The waveform shows removal of metastability after two clock cycles in the destination domain. (Insert waveform screenshot here)

# 7. Timing Analysis

Vivado timing report shows no critical path violations after applying CDC constraints. Slack is positive, ensuring timing closure. (Insert timing summary screenshot here)

## 8. Applications

- Multi-clock FPGA systems - SoC interconnects - Communication interfaces (Ethernet, PCIe) - High-speed data transfer systems

## 9. Conclusion

This project successfully demonstrates a safe method for crossing asynchronous clock domains using a 2-flop synchronizer and Vivado timing constraints. It helps prevent metastability issues, improving the reliability of FPGA designs.

## 10. References

- Xilinx Vivado Design Suite User Guide - FPGA Prototyping by Verilog Examples - Xilinx CDC Design Techniques